mmc.txt 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. These properties are common to multiple MMC host controllers. Any host
  2. that requires the respective functionality should implement them using
  3. these definitions.
  4. Interpreted by the OF core:
  5. - reg: Registers location and length.
  6. - interrupts: Interrupts used by the MMC controller.
  7. Card detection:
  8. If no property below is supplied, host native card detect is used.
  9. Only one of the properties in this section should be supplied:
  10. - broken-cd: There is no card detection available; polling must be used.
  11. - cd-gpios: Specify GPIOs for card detection, see gpio binding
  12. - non-removable: non-removable slot (like eMMC); assume always present.
  13. Optional properties:
  14. - bus-width: Number of data lines, can be <1>, <4>, or <8>. The default
  15. will be <1> if the property is absent.
  16. - wp-gpios: Specify GPIOs for write protection, see gpio binding
  17. - cd-inverted: when present, polarity on the CD line is inverted. See the note
  18. below for the case, when a GPIO is used for the CD line
  19. - wp-inverted: when present, polarity on the WP line is inverted. See the note
  20. below for the case, when a GPIO is used for the WP line
  21. - disable-wp: When set no physical WP line is present. This property should
  22. only be specified when the controller has a dedicated write-protect
  23. detection logic. If a GPIO is always used for the write-protect detection
  24. logic it is sufficient to not specify wp-gpios property in the absence of a WP
  25. line.
  26. - max-frequency: maximum operating clock frequency
  27. - no-1-8-v: when present, denotes that 1.8v card voltage is not supported on
  28. this system, even if the controller claims it is.
  29. - cap-sd-highspeed: SD high-speed timing is supported
  30. - cap-mmc-highspeed: MMC high-speed timing is supported
  31. - sd-uhs-sdr12: SD UHS SDR12 speed is supported
  32. - sd-uhs-sdr25: SD UHS SDR25 speed is supported
  33. - sd-uhs-sdr50: SD UHS SDR50 speed is supported
  34. - sd-uhs-sdr104: SD UHS SDR104 speed is supported
  35. - sd-uhs-ddr50: SD UHS DDR50 speed is supported
  36. - cap-power-off-card: powering off the card is safe
  37. - cap-mmc-hw-reset: eMMC hardware reset is supported
  38. - cap-sdio-irq: enable SDIO IRQ signalling on this interface
  39. - full-pwr-cycle: full power cycle of the card is supported
  40. - mmc-ddr-1_8v: eMMC high-speed DDR mode(1.8V I/O) is supported
  41. - mmc-ddr-1_2v: eMMC high-speed DDR mode(1.2V I/O) is supported
  42. - mmc-hs200-1_8v: eMMC HS200 mode(1.8V I/O) is supported
  43. - mmc-hs200-1_2v: eMMC HS200 mode(1.2V I/O) is supported
  44. - mmc-hs400-1_8v: eMMC HS400 mode(1.8V I/O) is supported
  45. - mmc-hs400-1_2v: eMMC HS400 mode(1.2V I/O) is supported
  46. - dsr: Value the card's (optional) Driver Stage Register (DSR) should be
  47. programmed with. Valid range: [0 .. 0xffff].
  48. *NOTE* on CD and WP polarity. To use common for all SD/MMC host controllers line
  49. polarity properties, we have to fix the meaning of the "normal" and "inverted"
  50. line levels. We choose to follow the SDHCI standard, which specifies both those
  51. lines as "active low." Therefore, using the "cd-inverted" property means, that
  52. the CD line is active high, i.e. it is high, when a card is inserted. Similar
  53. logic applies to the "wp-inverted" property.
  54. CD and WP lines can be implemented on the hardware in one of two ways: as GPIOs,
  55. specified in cd-gpios and wp-gpios properties, or as dedicated pins. Polarity of
  56. dedicated pins can be specified, using *-inverted properties. GPIO polarity can
  57. also be specified using the OF_GPIO_ACTIVE_LOW flag. This creates an ambiguity
  58. in the latter case. We choose to use the XOR logic for GPIO CD and WP lines.
  59. This means, the two properties are "superimposed," for example leaving the
  60. OF_GPIO_ACTIVE_LOW flag clear and specifying the respective *-inverted
  61. property results in a double-inversion and actually means the "normal" line
  62. polarity is in effect.
  63. Optional SDIO properties:
  64. - keep-power-in-suspend: Preserves card power during a suspend/resume cycle
  65. - wakeup-source: Enables wake up of host system on SDIO IRQ assertion
  66. (Legacy property supported: "enable-sdio-wakeup")
  67. MMC power sequences:
  68. --------------------
  69. System on chip designs may specify a specific MMC power sequence. To
  70. successfully detect an (e)MMC/SD/SDIO card, that power sequence must be
  71. maintained while initializing the card.
  72. Optional property:
  73. - mmc-pwrseq: phandle to the MMC power sequence node. See "mmc-pwrseq-*"
  74. for documentation of MMC power sequence bindings.
  75. Use of Function subnodes
  76. ------------------------
  77. On embedded systems the cards connected to a host may need additional
  78. properties. These can be specified in subnodes to the host controller node.
  79. The subnodes are identified by the standard 'reg' property.
  80. Which information exactly can be specified depends on the bindings for the
  81. SDIO function driver for the subnode, as specified by the compatible string.
  82. Required host node properties when using function subnodes:
  83. - #address-cells: should be one. The cell is the slot id.
  84. - #size-cells: should be zero.
  85. Required function subnode properties:
  86. - compatible: name of SDIO function following generic names recommended practice
  87. - reg: Must contain the SDIO function number of the function this subnode
  88. describes. A value of 0 denotes the memory SD function, values from
  89. 1 to 7 denote the SDIO functions.
  90. Examples
  91. --------
  92. Basic example:
  93. sdhci@ab000000 {
  94. compatible = "sdhci";
  95. reg = <0xab000000 0x200>;
  96. interrupts = <23>;
  97. bus-width = <4>;
  98. cd-gpios = <&gpio 69 0>;
  99. cd-inverted;
  100. wp-gpios = <&gpio 70 0>;
  101. max-frequency = <50000000>;
  102. keep-power-in-suspend;
  103. wakeup-source;
  104. mmc-pwrseq = <&sdhci0_pwrseq>
  105. }
  106. Example with sdio function subnode:
  107. mmc3: mmc@01c12000 {
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. pinctrl-names = "default";
  111. pinctrl-0 = <&mmc3_pins_a>;
  112. vmmc-supply = <&reg_vmmc3>;
  113. bus-width = <4>;
  114. non-removable;
  115. mmc-pwrseq = <&sdhci0_pwrseq>
  116. status = "okay";
  117. brcmf: bcrmf@1 {
  118. reg = <1>;
  119. compatible = "brcm,bcm43xx-fmac";
  120. interrupt-parent = <&pio>;
  121. interrupts = <10 8>; /* PH10 / EINT10 */
  122. interrupt-names = "host-wake";
  123. };
  124. };