phy.txt 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. -------
  2. PHY Abstraction Layer
  3. (Updated 2008-04-08)
  4. Purpose
  5. Most network devices consist of set of registers which provide an interface
  6. to a MAC layer, which communicates with the physical connection through a
  7. PHY. The PHY concerns itself with negotiating link parameters with the link
  8. partner on the other side of the network connection (typically, an ethernet
  9. cable), and provides a register interface to allow drivers to determine what
  10. settings were chosen, and to configure what settings are allowed.
  11. While these devices are distinct from the network devices, and conform to a
  12. standard layout for the registers, it has been common practice to integrate
  13. the PHY management code with the network driver. This has resulted in large
  14. amounts of redundant code. Also, on embedded systems with multiple (and
  15. sometimes quite different) ethernet controllers connected to the same
  16. management bus, it is difficult to ensure safe use of the bus.
  17. Since the PHYs are devices, and the management busses through which they are
  18. accessed are, in fact, busses, the PHY Abstraction Layer treats them as such.
  19. In doing so, it has these goals:
  20. 1) Increase code-reuse
  21. 2) Increase overall code-maintainability
  22. 3) Speed development time for new network drivers, and for new systems
  23. Basically, this layer is meant to provide an interface to PHY devices which
  24. allows network driver writers to write as little code as possible, while
  25. still providing a full feature set.
  26. The MDIO bus
  27. Most network devices are connected to a PHY by means of a management bus.
  28. Different devices use different busses (though some share common interfaces).
  29. In order to take advantage of the PAL, each bus interface needs to be
  30. registered as a distinct device.
  31. 1) read and write functions must be implemented. Their prototypes are:
  32. int write(struct mii_bus *bus, int mii_id, int regnum, u16 value);
  33. int read(struct mii_bus *bus, int mii_id, int regnum);
  34. mii_id is the address on the bus for the PHY, and regnum is the register
  35. number. These functions are guaranteed not to be called from interrupt
  36. time, so it is safe for them to block, waiting for an interrupt to signal
  37. the operation is complete
  38. 2) A reset function is optional. This is used to return the bus to an
  39. initialized state.
  40. 3) A probe function is needed. This function should set up anything the bus
  41. driver needs, setup the mii_bus structure, and register with the PAL using
  42. mdiobus_register. Similarly, there's a remove function to undo all of
  43. that (use mdiobus_unregister).
  44. 4) Like any driver, the device_driver structure must be configured, and init
  45. exit functions are used to register the driver.
  46. 5) The bus must also be declared somewhere as a device, and registered.
  47. As an example for how one driver implemented an mdio bus driver, see
  48. drivers/net/ethernet/freescale/fsl_pq_mdio.c and an associated DTS file
  49. for one of the users. (e.g. "git grep fsl,.*-mdio arch/powerpc/boot/dts/")
  50. Connecting to a PHY
  51. Sometime during startup, the network driver needs to establish a connection
  52. between the PHY device, and the network device. At this time, the PHY's bus
  53. and drivers need to all have been loaded, so it is ready for the connection.
  54. At this point, there are several ways to connect to the PHY:
  55. 1) The PAL handles everything, and only calls the network driver when
  56. the link state changes, so it can react.
  57. 2) The PAL handles everything except interrupts (usually because the
  58. controller has the interrupt registers).
  59. 3) The PAL handles everything, but checks in with the driver every second,
  60. allowing the network driver to react first to any changes before the PAL
  61. does.
  62. 4) The PAL serves only as a library of functions, with the network device
  63. manually calling functions to update status, and configure the PHY
  64. Letting the PHY Abstraction Layer do Everything
  65. If you choose option 1 (The hope is that every driver can, but to still be
  66. useful to drivers that can't), connecting to the PHY is simple:
  67. First, you need a function to react to changes in the link state. This
  68. function follows this protocol:
  69. static void adjust_link(struct net_device *dev);
  70. Next, you need to know the device name of the PHY connected to this device.
  71. The name will look something like, "0:00", where the first number is the
  72. bus id, and the second is the PHY's address on that bus. Typically,
  73. the bus is responsible for making its ID unique.
  74. Now, to connect, just call this function:
  75. phydev = phy_connect(dev, phy_name, &adjust_link, interface);
  76. phydev is a pointer to the phy_device structure which represents the PHY. If
  77. phy_connect is successful, it will return the pointer. dev, here, is the
  78. pointer to your net_device. Once done, this function will have started the
  79. PHY's software state machine, and registered for the PHY's interrupt, if it
  80. has one. The phydev structure will be populated with information about the
  81. current state, though the PHY will not yet be truly operational at this
  82. point.
  83. PHY-specific flags should be set in phydev->dev_flags prior to the call
  84. to phy_connect() such that the underlying PHY driver can check for flags
  85. and perform specific operations based on them.
  86. This is useful if the system has put hardware restrictions on
  87. the PHY/controller, of which the PHY needs to be aware.
  88. interface is a u32 which specifies the connection type used
  89. between the controller and the PHY. Examples are GMII, MII,
  90. RGMII, and SGMII. For a full list, see include/linux/phy.h
  91. Now just make sure that phydev->supported and phydev->advertising have any
  92. values pruned from them which don't make sense for your controller (a 10/100
  93. controller may be connected to a gigabit capable PHY, so you would need to
  94. mask off SUPPORTED_1000baseT*). See include/linux/ethtool.h for definitions
  95. for these bitfields. Note that you should not SET any bits, or the PHY may
  96. get put into an unsupported state.
  97. Lastly, once the controller is ready to handle network traffic, you call
  98. phy_start(phydev). This tells the PAL that you are ready, and configures the
  99. PHY to connect to the network. If you want to handle your own interrupts,
  100. just set phydev->irq to PHY_IGNORE_INTERRUPT before you call phy_start.
  101. Similarly, if you don't want to use interrupts, set phydev->irq to PHY_POLL.
  102. When you want to disconnect from the network (even if just briefly), you call
  103. phy_stop(phydev).
  104. Keeping Close Tabs on the PAL
  105. It is possible that the PAL's built-in state machine needs a little help to
  106. keep your network device and the PHY properly in sync. If so, you can
  107. register a helper function when connecting to the PHY, which will be called
  108. every second before the state machine reacts to any changes. To do this, you
  109. need to manually call phy_attach() and phy_prepare_link(), and then call
  110. phy_start_machine() with the second argument set to point to your special
  111. handler.
  112. Currently there are no examples of how to use this functionality, and testing
  113. on it has been limited because the author does not have any drivers which use
  114. it (they all use option 1). So Caveat Emptor.
  115. Doing it all yourself
  116. There's a remote chance that the PAL's built-in state machine cannot track
  117. the complex interactions between the PHY and your network device. If this is
  118. so, you can simply call phy_attach(), and not call phy_start_machine or
  119. phy_prepare_link(). This will mean that phydev->state is entirely yours to
  120. handle (phy_start and phy_stop toggle between some of the states, so you
  121. might need to avoid them).
  122. An effort has been made to make sure that useful functionality can be
  123. accessed without the state-machine running, and most of these functions are
  124. descended from functions which did not interact with a complex state-machine.
  125. However, again, no effort has been made so far to test running without the
  126. state machine, so tryer beware.
  127. Here is a brief rundown of the functions:
  128. int phy_read(struct phy_device *phydev, u16 regnum);
  129. int phy_write(struct phy_device *phydev, u16 regnum, u16 val);
  130. Simple read/write primitives. They invoke the bus's read/write function
  131. pointers.
  132. void phy_print_status(struct phy_device *phydev);
  133. A convenience function to print out the PHY status neatly.
  134. int phy_start_interrupts(struct phy_device *phydev);
  135. int phy_stop_interrupts(struct phy_device *phydev);
  136. Requests the IRQ for the PHY interrupts, then enables them for
  137. start, or disables then frees them for stop.
  138. struct phy_device * phy_attach(struct net_device *dev, const char *phy_id,
  139. phy_interface_t interface);
  140. Attaches a network device to a particular PHY, binding the PHY to a generic
  141. driver if none was found during bus initialization.
  142. int phy_start_aneg(struct phy_device *phydev);
  143. Using variables inside the phydev structure, either configures advertising
  144. and resets autonegotiation, or disables autonegotiation, and configures
  145. forced settings.
  146. static inline int phy_read_status(struct phy_device *phydev);
  147. Fills the phydev structure with up-to-date information about the current
  148. settings in the PHY.
  149. int phy_ethtool_sset(struct phy_device *phydev, struct ethtool_cmd *cmd);
  150. int phy_ethtool_gset(struct phy_device *phydev, struct ethtool_cmd *cmd);
  151. Ethtool convenience functions.
  152. int phy_mii_ioctl(struct phy_device *phydev,
  153. struct mii_ioctl_data *mii_data, int cmd);
  154. The MII ioctl. Note that this function will completely screw up the state
  155. machine if you write registers like BMCR, BMSR, ADVERTISE, etc. Best to
  156. use this only to write registers which are not standard, and don't set off
  157. a renegotiation.
  158. PHY Device Drivers
  159. With the PHY Abstraction Layer, adding support for new PHYs is
  160. quite easy. In some cases, no work is required at all! However,
  161. many PHYs require a little hand-holding to get up-and-running.
  162. Generic PHY driver
  163. If the desired PHY doesn't have any errata, quirks, or special
  164. features you want to support, then it may be best to not add
  165. support, and let the PHY Abstraction Layer's Generic PHY Driver
  166. do all of the work.
  167. Writing a PHY driver
  168. If you do need to write a PHY driver, the first thing to do is
  169. make sure it can be matched with an appropriate PHY device.
  170. This is done during bus initialization by reading the device's
  171. UID (stored in registers 2 and 3), then comparing it to each
  172. driver's phy_id field by ANDing it with each driver's
  173. phy_id_mask field. Also, it needs a name. Here's an example:
  174. static struct phy_driver dm9161_driver = {
  175. .phy_id = 0x0181b880,
  176. .name = "Davicom DM9161E",
  177. .phy_id_mask = 0x0ffffff0,
  178. ...
  179. }
  180. Next, you need to specify what features (speed, duplex, autoneg,
  181. etc) your PHY device and driver support. Most PHYs support
  182. PHY_BASIC_FEATURES, but you can look in include/mii.h for other
  183. features.
  184. Each driver consists of a number of function pointers:
  185. soft_reset: perform a PHY software reset
  186. config_init: configures PHY into a sane state after a reset.
  187. For instance, a Davicom PHY requires descrambling disabled.
  188. probe: Allocate phy->priv, optionally refuse to bind.
  189. PHY may not have been reset or had fixups run yet.
  190. suspend/resume: power management
  191. config_aneg: Changes the speed/duplex/negotiation settings
  192. aneg_done: Determines the auto-negotiation result
  193. read_status: Reads the current speed/duplex/negotiation settings
  194. ack_interrupt: Clear a pending interrupt
  195. did_interrupt: Checks if the PHY generated an interrupt
  196. config_intr: Enable or disable interrupts
  197. remove: Does any driver take-down
  198. ts_info: Queries about the HW timestamping status
  199. hwtstamp: Set the PHY HW timestamping configuration
  200. rxtstamp: Requests a receive timestamp at the PHY level for a 'skb'
  201. txtsamp: Requests a transmit timestamp at the PHY level for a 'skb'
  202. set_wol: Enable Wake-on-LAN at the PHY level
  203. get_wol: Get the Wake-on-LAN status at the PHY level
  204. read_mmd_indirect: Read PHY MMD indirect register
  205. write_mmd_indirect: Write PHY MMD indirect register
  206. Of these, only config_aneg and read_status are required to be
  207. assigned by the driver code. The rest are optional. Also, it is
  208. preferred to use the generic phy driver's versions of these two
  209. functions if at all possible: genphy_read_status and
  210. genphy_config_aneg. If this is not possible, it is likely that
  211. you only need to perform some actions before and after invoking
  212. these functions, and so your functions will wrap the generic
  213. ones.
  214. Feel free to look at the Marvell, Cicada, and Davicom drivers in
  215. drivers/net/phy/ for examples (the lxt and qsemi drivers have
  216. not been tested as of this writing).
  217. The PHY's MMD register accesses are handled by the PAL framework
  218. by default, but can be overridden by a specific PHY driver if
  219. required. This could be the case if a PHY was released for
  220. manufacturing before the MMD PHY register definitions were
  221. standardized by the IEEE. Most modern PHYs will be able to use
  222. the generic PAL framework for accessing the PHY's MMD registers.
  223. An example of such usage is for Energy Efficient Ethernet support,
  224. implemented in the PAL. This support uses the PAL to access MMD
  225. registers for EEE query and configuration if the PHY supports
  226. the IEEE standard access mechanisms, or can use the PHY's specific
  227. access interfaces if overridden by the specific PHY driver. See
  228. the Micrel driver in drivers/net/phy/ for an example of how this
  229. can be implemented.
  230. Board Fixups
  231. Sometimes the specific interaction between the platform and the PHY requires
  232. special handling. For instance, to change where the PHY's clock input is,
  233. or to add a delay to account for latency issues in the data path. In order
  234. to support such contingencies, the PHY Layer allows platform code to register
  235. fixups to be run when the PHY is brought up (or subsequently reset).
  236. When the PHY Layer brings up a PHY it checks to see if there are any fixups
  237. registered for it, matching based on UID (contained in the PHY device's phy_id
  238. field) and the bus identifier (contained in phydev->dev.bus_id). Both must
  239. match, however two constants, PHY_ANY_ID and PHY_ANY_UID, are provided as
  240. wildcards for the bus ID and UID, respectively.
  241. When a match is found, the PHY layer will invoke the run function associated
  242. with the fixup. This function is passed a pointer to the phy_device of
  243. interest. It should therefore only operate on that PHY.
  244. The platform code can either register the fixup using phy_register_fixup():
  245. int phy_register_fixup(const char *phy_id,
  246. u32 phy_uid, u32 phy_uid_mask,
  247. int (*run)(struct phy_device *));
  248. Or using one of the two stubs, phy_register_fixup_for_uid() and
  249. phy_register_fixup_for_id():
  250. int phy_register_fixup_for_uid(u32 phy_uid, u32 phy_uid_mask,
  251. int (*run)(struct phy_device *));
  252. int phy_register_fixup_for_id(const char *phy_id,
  253. int (*run)(struct phy_device *));
  254. The stubs set one of the two matching criteria, and set the other one to
  255. match anything.