adma.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. * Copyright(c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. *
  17. */
  18. #ifndef _ADMA_H
  19. #define _ADMA_H
  20. #include <linux/types.h>
  21. #include <linux/io.h>
  22. #include <mach/hardware.h>
  23. #include <asm/hardware/iop_adma.h>
  24. #define ADMA_ACCR(chan) (chan->mmr_base + 0x0)
  25. #define ADMA_ACSR(chan) (chan->mmr_base + 0x4)
  26. #define ADMA_ADAR(chan) (chan->mmr_base + 0x8)
  27. #define ADMA_IIPCR(chan) (chan->mmr_base + 0x18)
  28. #define ADMA_IIPAR(chan) (chan->mmr_base + 0x1c)
  29. #define ADMA_IIPUAR(chan) (chan->mmr_base + 0x20)
  30. #define ADMA_ANDAR(chan) (chan->mmr_base + 0x24)
  31. #define ADMA_ADCR(chan) (chan->mmr_base + 0x28)
  32. #define ADMA_CARMD(chan) (chan->mmr_base + 0x2c)
  33. #define ADMA_ABCR(chan) (chan->mmr_base + 0x30)
  34. #define ADMA_DLADR(chan) (chan->mmr_base + 0x34)
  35. #define ADMA_DUADR(chan) (chan->mmr_base + 0x38)
  36. #define ADMA_SLAR(src, chan) (chan->mmr_base + (0x3c + (src << 3)))
  37. #define ADMA_SUAR(src, chan) (chan->mmr_base + (0x40 + (src << 3)))
  38. struct iop13xx_adma_src {
  39. u32 src_addr;
  40. union {
  41. u32 upper_src_addr;
  42. struct {
  43. unsigned int pq_upper_src_addr:24;
  44. unsigned int pq_dmlt:8;
  45. };
  46. };
  47. };
  48. struct iop13xx_adma_desc_ctrl {
  49. unsigned int int_en:1;
  50. unsigned int xfer_dir:2;
  51. unsigned int src_select:4;
  52. unsigned int zero_result:1;
  53. unsigned int block_fill_en:1;
  54. unsigned int crc_gen_en:1;
  55. unsigned int crc_xfer_dis:1;
  56. unsigned int crc_seed_fetch_dis:1;
  57. unsigned int status_write_back_en:1;
  58. unsigned int endian_swap_en:1;
  59. unsigned int reserved0:2;
  60. unsigned int pq_update_xfer_en:1;
  61. unsigned int dual_xor_en:1;
  62. unsigned int pq_xfer_en:1;
  63. unsigned int p_xfer_dis:1;
  64. unsigned int reserved1:10;
  65. unsigned int relax_order_en:1;
  66. unsigned int no_snoop_en:1;
  67. };
  68. struct iop13xx_adma_byte_count {
  69. unsigned int byte_count:24;
  70. unsigned int host_if:3;
  71. unsigned int reserved:2;
  72. unsigned int zero_result_err_q:1;
  73. unsigned int zero_result_err:1;
  74. unsigned int tx_complete:1;
  75. };
  76. struct iop13xx_adma_desc_hw {
  77. u32 next_desc;
  78. union {
  79. u32 desc_ctrl;
  80. struct iop13xx_adma_desc_ctrl desc_ctrl_field;
  81. };
  82. union {
  83. u32 crc_addr;
  84. u32 block_fill_data;
  85. u32 q_dest_addr;
  86. };
  87. union {
  88. u32 byte_count;
  89. struct iop13xx_adma_byte_count byte_count_field;
  90. };
  91. union {
  92. u32 dest_addr;
  93. u32 p_dest_addr;
  94. };
  95. union {
  96. u32 upper_dest_addr;
  97. u32 pq_upper_dest_addr;
  98. };
  99. struct iop13xx_adma_src src[1];
  100. };
  101. struct iop13xx_adma_desc_dual_xor {
  102. u32 next_desc;
  103. u32 desc_ctrl;
  104. u32 reserved;
  105. u32 byte_count;
  106. u32 h_dest_addr;
  107. u32 h_upper_dest_addr;
  108. u32 src0_addr;
  109. u32 upper_src0_addr;
  110. u32 src1_addr;
  111. u32 upper_src1_addr;
  112. u32 h_src_addr;
  113. u32 h_upper_src_addr;
  114. u32 d_src_addr;
  115. u32 d_upper_src_addr;
  116. u32 d_dest_addr;
  117. u32 d_upper_dest_addr;
  118. };
  119. struct iop13xx_adma_desc_pq_update {
  120. u32 next_desc;
  121. u32 desc_ctrl;
  122. u32 reserved;
  123. u32 byte_count;
  124. u32 p_dest_addr;
  125. u32 p_upper_dest_addr;
  126. u32 src0_addr;
  127. u32 upper_src0_addr;
  128. u32 src1_addr;
  129. u32 upper_src1_addr;
  130. u32 p_src_addr;
  131. u32 p_upper_src_addr;
  132. u32 q_src_addr;
  133. struct {
  134. unsigned int q_upper_src_addr:24;
  135. unsigned int q_dmlt:8;
  136. };
  137. u32 q_dest_addr;
  138. u32 q_upper_dest_addr;
  139. };
  140. static inline int iop_adma_get_max_xor(void)
  141. {
  142. return 16;
  143. }
  144. #define iop_adma_get_max_pq iop_adma_get_max_xor
  145. static inline u32 iop_chan_get_current_descriptor(struct iop_adma_chan *chan)
  146. {
  147. return __raw_readl(ADMA_ADAR(chan));
  148. }
  149. static inline void iop_chan_set_next_descriptor(struct iop_adma_chan *chan,
  150. u32 next_desc_addr)
  151. {
  152. __raw_writel(next_desc_addr, ADMA_ANDAR(chan));
  153. }
  154. #define ADMA_STATUS_BUSY (1 << 13)
  155. static inline char iop_chan_is_busy(struct iop_adma_chan *chan)
  156. {
  157. if (__raw_readl(ADMA_ACSR(chan)) &
  158. ADMA_STATUS_BUSY)
  159. return 1;
  160. else
  161. return 0;
  162. }
  163. static inline int
  164. iop_chan_get_desc_align(struct iop_adma_chan *chan, int num_slots)
  165. {
  166. return 1;
  167. }
  168. #define iop_desc_is_aligned(x, y) 1
  169. static inline int
  170. iop_chan_memcpy_slot_count(size_t len, int *slots_per_op)
  171. {
  172. *slots_per_op = 1;
  173. return 1;
  174. }
  175. #define iop_chan_interrupt_slot_count(s, c) iop_chan_memcpy_slot_count(0, s)
  176. static inline int
  177. iop_chan_memset_slot_count(size_t len, int *slots_per_op)
  178. {
  179. *slots_per_op = 1;
  180. return 1;
  181. }
  182. static inline int
  183. iop_chan_xor_slot_count(size_t len, int src_cnt, int *slots_per_op)
  184. {
  185. static const char slot_count_table[] = { 1, 2, 2, 2,
  186. 2, 3, 3, 3,
  187. 3, 4, 4, 4,
  188. 4, 5, 5, 5,
  189. };
  190. *slots_per_op = slot_count_table[src_cnt - 1];
  191. return *slots_per_op;
  192. }
  193. #define ADMA_MAX_BYTE_COUNT (16 * 1024 * 1024)
  194. #define IOP_ADMA_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  195. #define IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  196. #define IOP_ADMA_XOR_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  197. #define IOP_ADMA_PQ_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  198. #define iop_chan_zero_sum_slot_count(l, s, o) iop_chan_xor_slot_count(l, s, o)
  199. #define iop_chan_pq_slot_count iop_chan_xor_slot_count
  200. #define iop_chan_pq_zero_sum_slot_count iop_chan_xor_slot_count
  201. static inline u32 iop_desc_get_byte_count(struct iop_adma_desc_slot *desc,
  202. struct iop_adma_chan *chan)
  203. {
  204. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  205. return hw_desc->byte_count_field.byte_count;
  206. }
  207. static inline u32 iop_desc_get_src_addr(struct iop_adma_desc_slot *desc,
  208. struct iop_adma_chan *chan,
  209. int src_idx)
  210. {
  211. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  212. return hw_desc->src[src_idx].src_addr;
  213. }
  214. static inline u32 iop_desc_get_src_count(struct iop_adma_desc_slot *desc,
  215. struct iop_adma_chan *chan)
  216. {
  217. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  218. return hw_desc->desc_ctrl_field.src_select + 1;
  219. }
  220. static inline void
  221. iop_desc_init_memcpy(struct iop_adma_desc_slot *desc, unsigned long flags)
  222. {
  223. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  224. union {
  225. u32 value;
  226. struct iop13xx_adma_desc_ctrl field;
  227. } u_desc_ctrl;
  228. u_desc_ctrl.value = 0;
  229. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  230. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  231. hw_desc->desc_ctrl = u_desc_ctrl.value;
  232. hw_desc->crc_addr = 0;
  233. }
  234. static inline void
  235. iop_desc_init_memset(struct iop_adma_desc_slot *desc, unsigned long flags)
  236. {
  237. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  238. union {
  239. u32 value;
  240. struct iop13xx_adma_desc_ctrl field;
  241. } u_desc_ctrl;
  242. u_desc_ctrl.value = 0;
  243. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  244. u_desc_ctrl.field.block_fill_en = 1;
  245. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  246. hw_desc->desc_ctrl = u_desc_ctrl.value;
  247. hw_desc->crc_addr = 0;
  248. }
  249. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  250. static inline void
  251. iop_desc_init_xor(struct iop_adma_desc_slot *desc, int src_cnt,
  252. unsigned long flags)
  253. {
  254. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  255. union {
  256. u32 value;
  257. struct iop13xx_adma_desc_ctrl field;
  258. } u_desc_ctrl;
  259. u_desc_ctrl.value = 0;
  260. u_desc_ctrl.field.src_select = src_cnt - 1;
  261. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  262. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  263. hw_desc->desc_ctrl = u_desc_ctrl.value;
  264. hw_desc->crc_addr = 0;
  265. }
  266. #define iop_desc_init_null_xor(d, s, i) iop_desc_init_xor(d, s, i)
  267. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  268. static inline int
  269. iop_desc_init_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
  270. unsigned long flags)
  271. {
  272. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  273. union {
  274. u32 value;
  275. struct iop13xx_adma_desc_ctrl field;
  276. } u_desc_ctrl;
  277. u_desc_ctrl.value = 0;
  278. u_desc_ctrl.field.src_select = src_cnt - 1;
  279. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  280. u_desc_ctrl.field.zero_result = 1;
  281. u_desc_ctrl.field.status_write_back_en = 1;
  282. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  283. hw_desc->desc_ctrl = u_desc_ctrl.value;
  284. hw_desc->crc_addr = 0;
  285. return 1;
  286. }
  287. static inline void
  288. iop_desc_init_pq(struct iop_adma_desc_slot *desc, int src_cnt,
  289. unsigned long flags)
  290. {
  291. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  292. union {
  293. u32 value;
  294. struct iop13xx_adma_desc_ctrl field;
  295. } u_desc_ctrl;
  296. u_desc_ctrl.value = 0;
  297. u_desc_ctrl.field.src_select = src_cnt - 1;
  298. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  299. u_desc_ctrl.field.pq_xfer_en = 1;
  300. u_desc_ctrl.field.p_xfer_dis = !!(flags & DMA_PREP_PQ_DISABLE_P);
  301. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  302. hw_desc->desc_ctrl = u_desc_ctrl.value;
  303. }
  304. static inline void
  305. iop_desc_init_pq_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
  306. unsigned long flags)
  307. {
  308. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  309. union {
  310. u32 value;
  311. struct iop13xx_adma_desc_ctrl field;
  312. } u_desc_ctrl;
  313. u_desc_ctrl.value = 0;
  314. u_desc_ctrl.field.src_select = src_cnt - 1;
  315. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  316. u_desc_ctrl.field.zero_result = 1;
  317. u_desc_ctrl.field.status_write_back_en = 1;
  318. u_desc_ctrl.field.pq_xfer_en = 1;
  319. u_desc_ctrl.field.p_xfer_dis = !!(flags & DMA_PREP_PQ_DISABLE_P);
  320. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  321. hw_desc->desc_ctrl = u_desc_ctrl.value;
  322. }
  323. static inline void iop_desc_set_byte_count(struct iop_adma_desc_slot *desc,
  324. struct iop_adma_chan *chan,
  325. u32 byte_count)
  326. {
  327. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  328. hw_desc->byte_count = byte_count;
  329. }
  330. static inline void
  331. iop_desc_set_zero_sum_byte_count(struct iop_adma_desc_slot *desc, u32 len)
  332. {
  333. int slots_per_op = desc->slots_per_op;
  334. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  335. int i = 0;
  336. if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {
  337. hw_desc->byte_count = len;
  338. } else {
  339. do {
  340. iter = iop_hw_desc_slot_idx(hw_desc, i);
  341. iter->byte_count = IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  342. len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  343. i += slots_per_op;
  344. } while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT);
  345. if (len) {
  346. iter = iop_hw_desc_slot_idx(hw_desc, i);
  347. iter->byte_count = len;
  348. }
  349. }
  350. }
  351. #define iop_desc_set_pq_zero_sum_byte_count iop_desc_set_zero_sum_byte_count
  352. static inline void iop_desc_set_dest_addr(struct iop_adma_desc_slot *desc,
  353. struct iop_adma_chan *chan,
  354. dma_addr_t addr)
  355. {
  356. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  357. hw_desc->dest_addr = addr;
  358. hw_desc->upper_dest_addr = 0;
  359. }
  360. static inline void
  361. iop_desc_set_pq_addr(struct iop_adma_desc_slot *desc, dma_addr_t *addr)
  362. {
  363. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  364. hw_desc->dest_addr = addr[0];
  365. hw_desc->q_dest_addr = addr[1];
  366. hw_desc->upper_dest_addr = 0;
  367. }
  368. static inline void iop_desc_set_memcpy_src_addr(struct iop_adma_desc_slot *desc,
  369. dma_addr_t addr)
  370. {
  371. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  372. hw_desc->src[0].src_addr = addr;
  373. hw_desc->src[0].upper_src_addr = 0;
  374. }
  375. static inline void iop_desc_set_xor_src_addr(struct iop_adma_desc_slot *desc,
  376. int src_idx, dma_addr_t addr)
  377. {
  378. int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
  379. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  380. int i = 0;
  381. do {
  382. iter = iop_hw_desc_slot_idx(hw_desc, i);
  383. iter->src[src_idx].src_addr = addr;
  384. iter->src[src_idx].upper_src_addr = 0;
  385. slot_cnt -= slots_per_op;
  386. if (slot_cnt) {
  387. i += slots_per_op;
  388. addr += IOP_ADMA_XOR_MAX_BYTE_COUNT;
  389. }
  390. } while (slot_cnt);
  391. }
  392. static inline void
  393. iop_desc_set_pq_src_addr(struct iop_adma_desc_slot *desc, int src_idx,
  394. dma_addr_t addr, unsigned char coef)
  395. {
  396. int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
  397. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  398. struct iop13xx_adma_src *src;
  399. int i = 0;
  400. do {
  401. iter = iop_hw_desc_slot_idx(hw_desc, i);
  402. src = &iter->src[src_idx];
  403. src->src_addr = addr;
  404. src->pq_upper_src_addr = 0;
  405. src->pq_dmlt = coef;
  406. slot_cnt -= slots_per_op;
  407. if (slot_cnt) {
  408. i += slots_per_op;
  409. addr += IOP_ADMA_PQ_MAX_BYTE_COUNT;
  410. }
  411. } while (slot_cnt);
  412. }
  413. static inline void
  414. iop_desc_init_interrupt(struct iop_adma_desc_slot *desc,
  415. struct iop_adma_chan *chan)
  416. {
  417. iop_desc_init_memcpy(desc, 1);
  418. iop_desc_set_byte_count(desc, chan, 0);
  419. iop_desc_set_dest_addr(desc, chan, 0);
  420. iop_desc_set_memcpy_src_addr(desc, 0);
  421. }
  422. #define iop_desc_set_zero_sum_src_addr iop_desc_set_xor_src_addr
  423. #define iop_desc_set_pq_zero_sum_src_addr iop_desc_set_pq_src_addr
  424. static inline void
  425. iop_desc_set_pq_zero_sum_addr(struct iop_adma_desc_slot *desc, int pq_idx,
  426. dma_addr_t *src)
  427. {
  428. iop_desc_set_xor_src_addr(desc, pq_idx, src[pq_idx]);
  429. iop_desc_set_xor_src_addr(desc, pq_idx+1, src[pq_idx+1]);
  430. }
  431. static inline void iop_desc_set_next_desc(struct iop_adma_desc_slot *desc,
  432. u32 next_desc_addr)
  433. {
  434. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  435. iop_paranoia(hw_desc->next_desc);
  436. hw_desc->next_desc = next_desc_addr;
  437. }
  438. static inline u32 iop_desc_get_next_desc(struct iop_adma_desc_slot *desc)
  439. {
  440. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  441. return hw_desc->next_desc;
  442. }
  443. static inline void iop_desc_clear_next_desc(struct iop_adma_desc_slot *desc)
  444. {
  445. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  446. hw_desc->next_desc = 0;
  447. }
  448. static inline void iop_desc_set_block_fill_val(struct iop_adma_desc_slot *desc,
  449. u32 val)
  450. {
  451. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  452. hw_desc->block_fill_data = val;
  453. }
  454. static inline enum sum_check_flags
  455. iop_desc_get_zero_result(struct iop_adma_desc_slot *desc)
  456. {
  457. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  458. struct iop13xx_adma_desc_ctrl desc_ctrl = hw_desc->desc_ctrl_field;
  459. struct iop13xx_adma_byte_count byte_count = hw_desc->byte_count_field;
  460. enum sum_check_flags flags;
  461. BUG_ON(!(byte_count.tx_complete && desc_ctrl.zero_result));
  462. flags = byte_count.zero_result_err_q << SUM_CHECK_Q;
  463. flags |= byte_count.zero_result_err << SUM_CHECK_P;
  464. return flags;
  465. }
  466. static inline void iop_chan_append(struct iop_adma_chan *chan)
  467. {
  468. u32 adma_accr;
  469. adma_accr = __raw_readl(ADMA_ACCR(chan));
  470. adma_accr |= 0x2;
  471. __raw_writel(adma_accr, ADMA_ACCR(chan));
  472. }
  473. static inline u32 iop_chan_get_status(struct iop_adma_chan *chan)
  474. {
  475. return __raw_readl(ADMA_ACSR(chan));
  476. }
  477. static inline void iop_chan_disable(struct iop_adma_chan *chan)
  478. {
  479. u32 adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  480. adma_chan_ctrl &= ~0x1;
  481. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  482. }
  483. static inline void iop_chan_enable(struct iop_adma_chan *chan)
  484. {
  485. u32 adma_chan_ctrl;
  486. adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  487. adma_chan_ctrl |= 0x1;
  488. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  489. }
  490. static inline void iop_adma_device_clear_eot_status(struct iop_adma_chan *chan)
  491. {
  492. u32 status = __raw_readl(ADMA_ACSR(chan));
  493. status &= (1 << 12);
  494. __raw_writel(status, ADMA_ACSR(chan));
  495. }
  496. static inline void iop_adma_device_clear_eoc_status(struct iop_adma_chan *chan)
  497. {
  498. u32 status = __raw_readl(ADMA_ACSR(chan));
  499. status &= (1 << 11);
  500. __raw_writel(status, ADMA_ACSR(chan));
  501. }
  502. static inline void iop_adma_device_clear_err_status(struct iop_adma_chan *chan)
  503. {
  504. u32 status = __raw_readl(ADMA_ACSR(chan));
  505. status &= (1 << 9) | (1 << 5) | (1 << 4) | (1 << 3);
  506. __raw_writel(status, ADMA_ACSR(chan));
  507. }
  508. static inline int
  509. iop_is_err_int_parity(unsigned long status, struct iop_adma_chan *chan)
  510. {
  511. return test_bit(9, &status);
  512. }
  513. static inline int
  514. iop_is_err_mcu_abort(unsigned long status, struct iop_adma_chan *chan)
  515. {
  516. return test_bit(5, &status);
  517. }
  518. static inline int
  519. iop_is_err_int_tabort(unsigned long status, struct iop_adma_chan *chan)
  520. {
  521. return test_bit(4, &status);
  522. }
  523. static inline int
  524. iop_is_err_int_mabort(unsigned long status, struct iop_adma_chan *chan)
  525. {
  526. return test_bit(3, &status);
  527. }
  528. static inline int
  529. iop_is_err_pci_tabort(unsigned long status, struct iop_adma_chan *chan)
  530. {
  531. return 0;
  532. }
  533. static inline int
  534. iop_is_err_pci_mabort(unsigned long status, struct iop_adma_chan *chan)
  535. {
  536. return 0;
  537. }
  538. static inline int
  539. iop_is_err_split_tx(unsigned long status, struct iop_adma_chan *chan)
  540. {
  541. return 0;
  542. }
  543. #endif /* _ADMA_H */