irqs.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. #ifndef _IOP13XX_IRQS_H_
  2. #define _IOP13XX_IRQS_H_
  3. #ifndef __ASSEMBLER__
  4. #include <linux/types.h>
  5. /* INTPND0 CP6 R0 Page 3
  6. */
  7. static inline u32 read_intpnd_0(void)
  8. {
  9. u32 val;
  10. asm volatile("mrc p6, 0, %0, c0, c3, 0":"=r" (val));
  11. return val;
  12. }
  13. /* INTPND1 CP6 R1 Page 3
  14. */
  15. static inline u32 read_intpnd_1(void)
  16. {
  17. u32 val;
  18. asm volatile("mrc p6, 0, %0, c1, c3, 0":"=r" (val));
  19. return val;
  20. }
  21. /* INTPND2 CP6 R2 Page 3
  22. */
  23. static inline u32 read_intpnd_2(void)
  24. {
  25. u32 val;
  26. asm volatile("mrc p6, 0, %0, c2, c3, 0":"=r" (val));
  27. return val;
  28. }
  29. /* INTPND3 CP6 R3 Page 3
  30. */
  31. static inline u32 read_intpnd_3(void)
  32. {
  33. u32 val;
  34. asm volatile("mrc p6, 0, %0, c3, c3, 0":"=r" (val));
  35. return val;
  36. }
  37. #endif
  38. #define INTBASE 0
  39. #define INTSIZE_4 1
  40. /*
  41. * iop34x chipset interrupts
  42. */
  43. #define IOP13XX_IRQ(x) (IOP13XX_IRQ_OFS + (x))
  44. /*
  45. * On IRQ or FIQ register
  46. */
  47. #define IRQ_IOP13XX_ADMA0_EOT (0)
  48. #define IRQ_IOP13XX_ADMA0_EOC (1)
  49. #define IRQ_IOP13XX_ADMA1_EOT (2)
  50. #define IRQ_IOP13XX_ADMA1_EOC (3)
  51. #define IRQ_IOP13XX_ADMA2_EOT (4)
  52. #define IRQ_IOP13XX_ADMA2_EOC (5)
  53. #define IRQ_IOP134_WATCHDOG (6)
  54. #define IRQ_IOP13XX_RSVD_7 (7)
  55. #define IRQ_IOP13XX_TIMER0 (8)
  56. #define IRQ_IOP13XX_TIMER1 (9)
  57. #define IRQ_IOP13XX_I2C_0 (10)
  58. #define IRQ_IOP13XX_I2C_1 (11)
  59. #define IRQ_IOP13XX_MSG (12)
  60. #define IRQ_IOP13XX_MSGIBQ (13)
  61. #define IRQ_IOP13XX_ATU_IM (14)
  62. #define IRQ_IOP13XX_ATU_BIST (15)
  63. #define IRQ_IOP13XX_PPMU (16)
  64. #define IRQ_IOP13XX_COREPMU (17)
  65. #define IRQ_IOP13XX_CORECACHE (18)
  66. #define IRQ_IOP13XX_RSVD_19 (19)
  67. #define IRQ_IOP13XX_RSVD_20 (20)
  68. #define IRQ_IOP13XX_RSVD_21 (21)
  69. #define IRQ_IOP13XX_RSVD_22 (22)
  70. #define IRQ_IOP13XX_RSVD_23 (23)
  71. #define IRQ_IOP13XX_XINT0 (24)
  72. #define IRQ_IOP13XX_XINT1 (25)
  73. #define IRQ_IOP13XX_XINT2 (26)
  74. #define IRQ_IOP13XX_XINT3 (27)
  75. #define IRQ_IOP13XX_XINT4 (28)
  76. #define IRQ_IOP13XX_XINT5 (29)
  77. #define IRQ_IOP13XX_XINT6 (30)
  78. #define IRQ_IOP13XX_XINT7 (31)
  79. /* IINTSRC1 bit */
  80. #define IRQ_IOP13XX_XINT8 (32) /* 0 */
  81. #define IRQ_IOP13XX_XINT9 (33) /* 1 */
  82. #define IRQ_IOP13XX_XINT10 (34) /* 2 */
  83. #define IRQ_IOP13XX_XINT11 (35) /* 3 */
  84. #define IRQ_IOP13XX_XINT12 (36) /* 4 */
  85. #define IRQ_IOP13XX_XINT13 (37) /* 5 */
  86. #define IRQ_IOP13XX_XINT14 (38) /* 6 */
  87. #define IRQ_IOP13XX_XINT15 (39) /* 7 */
  88. #define IRQ_IOP13XX_RSVD_40 (40) /* 8 */
  89. #define IRQ_IOP13XX_RSVD_41 (41) /* 9 */
  90. #define IRQ_IOP13XX_RSVD_42 (42) /* 10 */
  91. #define IRQ_IOP13XX_RSVD_43 (43) /* 11 */
  92. #define IRQ_IOP13XX_RSVD_44 (44) /* 12 */
  93. #define IRQ_IOP13XX_RSVD_45 (45) /* 13 */
  94. #define IRQ_IOP13XX_RSVD_46 (46) /* 14 */
  95. #define IRQ_IOP13XX_RSVD_47 (47) /* 15 */
  96. #define IRQ_IOP13XX_RSVD_48 (48) /* 16 */
  97. #define IRQ_IOP13XX_RSVD_49 (49) /* 17 */
  98. #define IRQ_IOP13XX_RSVD_50 (50) /* 18 */
  99. #define IRQ_IOP13XX_UART0 (51) /* 19 */
  100. #define IRQ_IOP13XX_UART1 (52) /* 20 */
  101. #define IRQ_IOP13XX_PBIE (53) /* 21 */
  102. #define IRQ_IOP13XX_ATU_CRW (54) /* 22 */
  103. #define IRQ_IOP13XX_ATU_ERR (55) /* 23 */
  104. #define IRQ_IOP13XX_MCU_ERR (56) /* 24 */
  105. #define IRQ_IOP13XX_ADMA0_ERR (57) /* 25 */
  106. #define IRQ_IOP13XX_ADMA1_ERR (58) /* 26 */
  107. #define IRQ_IOP13XX_ADMA2_ERR (59) /* 27 */
  108. #define IRQ_IOP13XX_RSVD_60 (60) /* 28 */
  109. #define IRQ_IOP13XX_RSVD_61 (61) /* 29 */
  110. #define IRQ_IOP13XX_MSG_ERR (62) /* 30 */
  111. #define IRQ_IOP13XX_RSVD_63 (63) /* 31 */
  112. /* IINTSRC2 bit */
  113. #define IRQ_IOP13XX_INTERPROC (64) /* 0 */
  114. #define IRQ_IOP13XX_RSVD_65 (65) /* 1 */
  115. #define IRQ_IOP13XX_RSVD_66 (66) /* 2 */
  116. #define IRQ_IOP13XX_RSVD_67 (67) /* 3 */
  117. #define IRQ_IOP13XX_RSVD_68 (68) /* 4 */
  118. #define IRQ_IOP13XX_RSVD_69 (69) /* 5 */
  119. #define IRQ_IOP13XX_RSVD_70 (70) /* 6 */
  120. #define IRQ_IOP13XX_RSVD_71 (71) /* 7 */
  121. #define IRQ_IOP13XX_RSVD_72 (72) /* 8 */
  122. #define IRQ_IOP13XX_RSVD_73 (73) /* 9 */
  123. #define IRQ_IOP13XX_RSVD_74 (74) /* 10 */
  124. #define IRQ_IOP13XX_RSVD_75 (75) /* 11 */
  125. #define IRQ_IOP13XX_RSVD_76 (76) /* 12 */
  126. #define IRQ_IOP13XX_RSVD_77 (77) /* 13 */
  127. #define IRQ_IOP13XX_RSVD_78 (78) /* 14 */
  128. #define IRQ_IOP13XX_RSVD_79 (79) /* 15 */
  129. #define IRQ_IOP13XX_RSVD_80 (80) /* 16 */
  130. #define IRQ_IOP13XX_RSVD_81 (81) /* 17 */
  131. #define IRQ_IOP13XX_RSVD_82 (82) /* 18 */
  132. #define IRQ_IOP13XX_RSVD_83 (83) /* 19 */
  133. #define IRQ_IOP13XX_RSVD_84 (84) /* 20 */
  134. #define IRQ_IOP13XX_RSVD_85 (85) /* 21 */
  135. #define IRQ_IOP13XX_RSVD_86 (86) /* 22 */
  136. #define IRQ_IOP13XX_RSVD_87 (87) /* 23 */
  137. #define IRQ_IOP13XX_RSVD_88 (88) /* 24 */
  138. #define IRQ_IOP13XX_RSVD_89 (89) /* 25 */
  139. #define IRQ_IOP13XX_RSVD_90 (90) /* 26 */
  140. #define IRQ_IOP13XX_RSVD_91 (91) /* 27 */
  141. #define IRQ_IOP13XX_RSVD_92 (92) /* 28 */
  142. #define IRQ_IOP13XX_RSVD_93 (93) /* 29 */
  143. #define IRQ_IOP13XX_SIB_ERR (94) /* 30 */
  144. #define IRQ_IOP13XX_SRAM_ERR (95) /* 31 */
  145. /* IINTSRC3 bit */
  146. #define IRQ_IOP13XX_I2C_2 (96) /* 0 */
  147. #define IRQ_IOP13XX_ATUE_BIST (97) /* 1 */
  148. #define IRQ_IOP13XX_ATUE_CRW (98) /* 2 */
  149. #define IRQ_IOP13XX_ATUE_ERR (99) /* 3 */
  150. #define IRQ_IOP13XX_IMU (100) /* 4 */
  151. #define IRQ_IOP13XX_RSVD_101 (101) /* 5 */
  152. #define IRQ_IOP13XX_RSVD_102 (102) /* 6 */
  153. #define IRQ_IOP13XX_TPMI0_OUT (103) /* 7 */
  154. #define IRQ_IOP13XX_TPMI1_OUT (104) /* 8 */
  155. #define IRQ_IOP13XX_TPMI2_OUT (105) /* 9 */
  156. #define IRQ_IOP13XX_TPMI3_OUT (106) /* 10 */
  157. #define IRQ_IOP13XX_ATUE_IMA (107) /* 11 */
  158. #define IRQ_IOP13XX_ATUE_IMB (108) /* 12 */
  159. #define IRQ_IOP13XX_ATUE_IMC (109) /* 13 */
  160. #define IRQ_IOP13XX_ATUE_IMD (110) /* 14 */
  161. #define IRQ_IOP13XX_MU_MSI_TB (111) /* 15 */
  162. #define IRQ_IOP13XX_RSVD_112 (112) /* 16 */
  163. #define IRQ_IOP13XX_INBD_MSI (113) /* 17 */
  164. #define IRQ_IOP13XX_RSVD_114 (114) /* 18 */
  165. #define IRQ_IOP13XX_RSVD_115 (115) /* 19 */
  166. #define IRQ_IOP13XX_RSVD_116 (116) /* 20 */
  167. #define IRQ_IOP13XX_RSVD_117 (117) /* 21 */
  168. #define IRQ_IOP13XX_RSVD_118 (118) /* 22 */
  169. #define IRQ_IOP13XX_RSVD_119 (119) /* 23 */
  170. #define IRQ_IOP13XX_RSVD_120 (120) /* 24 */
  171. #define IRQ_IOP13XX_RSVD_121 (121) /* 25 */
  172. #define IRQ_IOP13XX_RSVD_122 (122) /* 26 */
  173. #define IRQ_IOP13XX_RSVD_123 (123) /* 27 */
  174. #define IRQ_IOP13XX_RSVD_124 (124) /* 28 */
  175. #define IRQ_IOP13XX_RSVD_125 (125) /* 29 */
  176. #define IRQ_IOP13XX_RSVD_126 (126) /* 30 */
  177. #define IRQ_IOP13XX_HPI (127) /* 31 */
  178. #ifdef CONFIG_PCI_MSI
  179. #define IRQ_IOP13XX_MSI_0 (IRQ_IOP13XX_HPI + 1)
  180. #define NR_IOP13XX_IRQS (IRQ_IOP13XX_MSI_0 + 128)
  181. #else
  182. #define NR_IOP13XX_IRQS (IRQ_IOP13XX_HPI + 1)
  183. #endif
  184. #endif /* _IOP13XX_IRQ_H_ */