cpuinfo.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * Record and handle CPU attributes.
  3. *
  4. * Copyright (C) 2014 ARM Ltd.
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <asm/arch_timer.h>
  18. #include <asm/cachetype.h>
  19. #include <asm/cpu.h>
  20. #include <asm/cputype.h>
  21. #include <asm/cpufeature.h>
  22. #include <linux/bitops.h>
  23. #include <linux/bug.h>
  24. #include <linux/compat.h>
  25. #include <linux/elf.h>
  26. #include <linux/init.h>
  27. #include <linux/kernel.h>
  28. #include <linux/personality.h>
  29. #include <linux/preempt.h>
  30. #include <linux/printk.h>
  31. #include <linux/seq_file.h>
  32. #include <linux/sched.h>
  33. #include <linux/smp.h>
  34. #include <linux/delay.h>
  35. /*
  36. * In case the boot CPU is hotpluggable, we record its initial state and
  37. * current state separately. Certain system registers may contain different
  38. * values depending on configuration at or after reset.
  39. */
  40. DEFINE_PER_CPU(struct cpuinfo_arm64, cpu_data);
  41. static struct cpuinfo_arm64 boot_cpu_data;
  42. static char *icache_policy_str[] = {
  43. [ICACHE_POLICY_RESERVED] = "RESERVED/UNKNOWN",
  44. [ICACHE_POLICY_AIVIVT] = "AIVIVT",
  45. [ICACHE_POLICY_VIPT] = "VIPT",
  46. [ICACHE_POLICY_PIPT] = "PIPT",
  47. };
  48. unsigned long __icache_flags;
  49. static const char *const hwcap_str[] = {
  50. "fp",
  51. "asimd",
  52. "evtstrm",
  53. "aes",
  54. "pmull",
  55. "sha1",
  56. "sha2",
  57. "crc32",
  58. "atomics",
  59. NULL
  60. };
  61. #ifdef CONFIG_COMPAT
  62. static const char *const compat_hwcap_str[] = {
  63. "swp",
  64. "half",
  65. "thumb",
  66. "26bit",
  67. "fastmult",
  68. "fpa",
  69. "vfp",
  70. "edsp",
  71. "java",
  72. "iwmmxt",
  73. "crunch",
  74. "thumbee",
  75. "neon",
  76. "vfpv3",
  77. "vfpv3d16",
  78. "tls",
  79. "vfpv4",
  80. "idiva",
  81. "idivt",
  82. "vfpd32",
  83. "lpae",
  84. "evtstrm",
  85. NULL
  86. };
  87. static const char *const compat_hwcap2_str[] = {
  88. "aes",
  89. "pmull",
  90. "sha1",
  91. "sha2",
  92. "crc32",
  93. NULL
  94. };
  95. #endif /* CONFIG_COMPAT */
  96. static int c_show(struct seq_file *m, void *v)
  97. {
  98. int i, j;
  99. bool compat = personality(current->personality) == PER_LINUX32;
  100. for_each_online_cpu(i) {
  101. struct cpuinfo_arm64 *cpuinfo = &per_cpu(cpu_data, i);
  102. u32 midr = cpuinfo->reg_midr;
  103. /*
  104. * glibc reads /proc/cpuinfo to determine the number of
  105. * online processors, looking for lines beginning with
  106. * "processor". Give glibc what it expects.
  107. */
  108. seq_printf(m, "processor\t: %d\n", i);
  109. if (compat)
  110. seq_printf(m, "model name\t: ARMv8 Processor rev %d (%s)\n",
  111. MIDR_REVISION(midr), COMPAT_ELF_PLATFORM);
  112. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  113. loops_per_jiffy / (500000UL/HZ),
  114. loops_per_jiffy / (5000UL/HZ) % 100);
  115. /*
  116. * Dump out the common processor features in a single line.
  117. * Userspace should read the hwcaps with getauxval(AT_HWCAP)
  118. * rather than attempting to parse this, but there's a body of
  119. * software which does already (at least for 32-bit).
  120. */
  121. seq_puts(m, "Features\t:");
  122. if (compat) {
  123. #ifdef CONFIG_COMPAT
  124. for (j = 0; compat_hwcap_str[j]; j++)
  125. if (compat_elf_hwcap & (1 << j))
  126. seq_printf(m, " %s", compat_hwcap_str[j]);
  127. for (j = 0; compat_hwcap2_str[j]; j++)
  128. if (compat_elf_hwcap2 & (1 << j))
  129. seq_printf(m, " %s", compat_hwcap2_str[j]);
  130. #endif /* CONFIG_COMPAT */
  131. } else {
  132. for (j = 0; hwcap_str[j]; j++)
  133. if (elf_hwcap & (1 << j))
  134. seq_printf(m, " %s", hwcap_str[j]);
  135. }
  136. seq_puts(m, "\n");
  137. seq_printf(m, "CPU implementer\t: 0x%02x\n",
  138. MIDR_IMPLEMENTOR(midr));
  139. seq_printf(m, "CPU architecture: 8\n");
  140. seq_printf(m, "CPU variant\t: 0x%x\n", MIDR_VARIANT(midr));
  141. seq_printf(m, "CPU part\t: 0x%03x\n", MIDR_PARTNUM(midr));
  142. seq_printf(m, "CPU revision\t: %d\n\n", MIDR_REVISION(midr));
  143. }
  144. return 0;
  145. }
  146. static void *c_start(struct seq_file *m, loff_t *pos)
  147. {
  148. return *pos < 1 ? (void *)1 : NULL;
  149. }
  150. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  151. {
  152. ++*pos;
  153. return NULL;
  154. }
  155. static void c_stop(struct seq_file *m, void *v)
  156. {
  157. }
  158. const struct seq_operations cpuinfo_op = {
  159. .start = c_start,
  160. .next = c_next,
  161. .stop = c_stop,
  162. .show = c_show
  163. };
  164. static void cpuinfo_detect_icache_policy(struct cpuinfo_arm64 *info)
  165. {
  166. unsigned int cpu = smp_processor_id();
  167. u32 l1ip = CTR_L1IP(info->reg_ctr);
  168. if (l1ip != ICACHE_POLICY_PIPT) {
  169. /*
  170. * VIPT caches are non-aliasing if the VA always equals the PA
  171. * in all bit positions that are covered by the index. This is
  172. * the case if the size of a way (# of sets * line size) does
  173. * not exceed PAGE_SIZE.
  174. */
  175. u32 waysize = icache_get_numsets() * icache_get_linesize();
  176. if (l1ip != ICACHE_POLICY_VIPT || waysize > PAGE_SIZE)
  177. set_bit(ICACHEF_ALIASING, &__icache_flags);
  178. }
  179. if (l1ip == ICACHE_POLICY_AIVIVT)
  180. set_bit(ICACHEF_AIVIVT, &__icache_flags);
  181. pr_info("Detected %s I-cache on CPU%d\n", icache_policy_str[l1ip], cpu);
  182. }
  183. static void __cpuinfo_store_cpu(struct cpuinfo_arm64 *info)
  184. {
  185. info->reg_cntfrq = arch_timer_get_cntfrq();
  186. info->reg_ctr = read_cpuid_cachetype();
  187. info->reg_dczid = read_cpuid(DCZID_EL0);
  188. info->reg_midr = read_cpuid_id();
  189. info->reg_id_aa64dfr0 = read_cpuid(ID_AA64DFR0_EL1);
  190. info->reg_id_aa64dfr1 = read_cpuid(ID_AA64DFR1_EL1);
  191. info->reg_id_aa64isar0 = read_cpuid(ID_AA64ISAR0_EL1);
  192. info->reg_id_aa64isar1 = read_cpuid(ID_AA64ISAR1_EL1);
  193. info->reg_id_aa64mmfr0 = read_cpuid(ID_AA64MMFR0_EL1);
  194. info->reg_id_aa64mmfr1 = read_cpuid(ID_AA64MMFR1_EL1);
  195. info->reg_id_aa64pfr0 = read_cpuid(ID_AA64PFR0_EL1);
  196. info->reg_id_aa64pfr1 = read_cpuid(ID_AA64PFR1_EL1);
  197. info->reg_id_dfr0 = read_cpuid(ID_DFR0_EL1);
  198. info->reg_id_isar0 = read_cpuid(ID_ISAR0_EL1);
  199. info->reg_id_isar1 = read_cpuid(ID_ISAR1_EL1);
  200. info->reg_id_isar2 = read_cpuid(ID_ISAR2_EL1);
  201. info->reg_id_isar3 = read_cpuid(ID_ISAR3_EL1);
  202. info->reg_id_isar4 = read_cpuid(ID_ISAR4_EL1);
  203. info->reg_id_isar5 = read_cpuid(ID_ISAR5_EL1);
  204. info->reg_id_mmfr0 = read_cpuid(ID_MMFR0_EL1);
  205. info->reg_id_mmfr1 = read_cpuid(ID_MMFR1_EL1);
  206. info->reg_id_mmfr2 = read_cpuid(ID_MMFR2_EL1);
  207. info->reg_id_mmfr3 = read_cpuid(ID_MMFR3_EL1);
  208. info->reg_id_pfr0 = read_cpuid(ID_PFR0_EL1);
  209. info->reg_id_pfr1 = read_cpuid(ID_PFR1_EL1);
  210. info->reg_mvfr0 = read_cpuid(MVFR0_EL1);
  211. info->reg_mvfr1 = read_cpuid(MVFR1_EL1);
  212. info->reg_mvfr2 = read_cpuid(MVFR2_EL1);
  213. cpuinfo_detect_icache_policy(info);
  214. check_local_cpu_errata();
  215. }
  216. void cpuinfo_store_cpu(void)
  217. {
  218. struct cpuinfo_arm64 *info = this_cpu_ptr(&cpu_data);
  219. __cpuinfo_store_cpu(info);
  220. update_cpu_features(smp_processor_id(), info, &boot_cpu_data);
  221. }
  222. void __init cpuinfo_store_boot_cpu(void)
  223. {
  224. struct cpuinfo_arm64 *info = &per_cpu(cpu_data, 0);
  225. __cpuinfo_store_cpu(info);
  226. boot_cpu_data = *info;
  227. init_cpu_features(&boot_cpu_data);
  228. }