head.S 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * Low-level CPU initialisation
  3. * Based on arch/arm/kernel/head.S
  4. *
  5. * Copyright (C) 1994-2002 Russell King
  6. * Copyright (C) 2003-2012 ARM Ltd.
  7. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  8. * Will Deacon <will.deacon@arm.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include <linux/linkage.h>
  23. #include <linux/init.h>
  24. #include <linux/irqchip/arm-gic-v3.h>
  25. #include <asm/assembler.h>
  26. #include <asm/ptrace.h>
  27. #include <asm/asm-offsets.h>
  28. #include <asm/cache.h>
  29. #include <asm/cputype.h>
  30. #include <asm/kernel-pgtable.h>
  31. #include <asm/kvm_arm.h>
  32. #include <asm/memory.h>
  33. #include <asm/pgtable-hwdef.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/page.h>
  36. #include <asm/sysreg.h>
  37. #include <asm/thread_info.h>
  38. #include <asm/virt.h>
  39. #define __PHYS_OFFSET (KERNEL_START - TEXT_OFFSET)
  40. #if (TEXT_OFFSET & 0xfff) != 0
  41. #error TEXT_OFFSET must be at least 4KB aligned
  42. #elif (PAGE_OFFSET & 0x1fffff) != 0
  43. #error PAGE_OFFSET must be at least 2MB aligned
  44. #elif TEXT_OFFSET > 0x1fffff
  45. #error TEXT_OFFSET must be less than 2MB
  46. #endif
  47. #define KERNEL_START _text
  48. #define KERNEL_END _end
  49. /*
  50. * Kernel startup entry point.
  51. * ---------------------------
  52. *
  53. * The requirements are:
  54. * MMU = off, D-cache = off, I-cache = on or off,
  55. * x0 = physical address to the FDT blob.
  56. *
  57. * This code is mostly position independent so you call this at
  58. * __pa(PAGE_OFFSET + TEXT_OFFSET).
  59. *
  60. * Note that the callee-saved registers are used for storing variables
  61. * that are useful before the MMU is enabled. The allocations are described
  62. * in the entry routines.
  63. */
  64. __HEAD
  65. /*
  66. * DO NOT MODIFY. Image header expected by Linux boot-loaders.
  67. */
  68. #ifdef CONFIG_EFI
  69. efi_head:
  70. /*
  71. * This add instruction has no meaningful effect except that
  72. * its opcode forms the magic "MZ" signature required by UEFI.
  73. */
  74. add x13, x18, #0x16
  75. b stext
  76. #else
  77. b stext // branch to kernel start, magic
  78. .long 0 // reserved
  79. #endif
  80. .quad _kernel_offset_le // Image load offset from start of RAM, little-endian
  81. .quad _kernel_size_le // Effective size of kernel image, little-endian
  82. .quad _kernel_flags_le // Informative flags, little-endian
  83. .quad 0 // reserved
  84. .quad 0 // reserved
  85. .quad 0 // reserved
  86. .byte 0x41 // Magic number, "ARM\x64"
  87. .byte 0x52
  88. .byte 0x4d
  89. .byte 0x64
  90. #ifdef CONFIG_EFI
  91. .long pe_header - efi_head // Offset to the PE header.
  92. #else
  93. .word 0 // reserved
  94. #endif
  95. #ifdef CONFIG_EFI
  96. .globl __efistub_stext_offset
  97. .set __efistub_stext_offset, stext - efi_head
  98. .align 3
  99. pe_header:
  100. .ascii "PE"
  101. .short 0
  102. coff_header:
  103. .short 0xaa64 // AArch64
  104. .short 2 // nr_sections
  105. .long 0 // TimeDateStamp
  106. .long 0 // PointerToSymbolTable
  107. .long 1 // NumberOfSymbols
  108. .short section_table - optional_header // SizeOfOptionalHeader
  109. .short 0x206 // Characteristics.
  110. // IMAGE_FILE_DEBUG_STRIPPED |
  111. // IMAGE_FILE_EXECUTABLE_IMAGE |
  112. // IMAGE_FILE_LINE_NUMS_STRIPPED
  113. optional_header:
  114. .short 0x20b // PE32+ format
  115. .byte 0x02 // MajorLinkerVersion
  116. .byte 0x14 // MinorLinkerVersion
  117. .long _end - stext // SizeOfCode
  118. .long 0 // SizeOfInitializedData
  119. .long 0 // SizeOfUninitializedData
  120. .long __efistub_entry - efi_head // AddressOfEntryPoint
  121. .long __efistub_stext_offset // BaseOfCode
  122. extra_header_fields:
  123. .quad 0 // ImageBase
  124. .long 0x1000 // SectionAlignment
  125. .long PECOFF_FILE_ALIGNMENT // FileAlignment
  126. .short 0 // MajorOperatingSystemVersion
  127. .short 0 // MinorOperatingSystemVersion
  128. .short 0 // MajorImageVersion
  129. .short 0 // MinorImageVersion
  130. .short 0 // MajorSubsystemVersion
  131. .short 0 // MinorSubsystemVersion
  132. .long 0 // Win32VersionValue
  133. .long _end - efi_head // SizeOfImage
  134. // Everything before the kernel image is considered part of the header
  135. .long __efistub_stext_offset // SizeOfHeaders
  136. .long 0 // CheckSum
  137. .short 0xa // Subsystem (EFI application)
  138. .short 0 // DllCharacteristics
  139. .quad 0 // SizeOfStackReserve
  140. .quad 0 // SizeOfStackCommit
  141. .quad 0 // SizeOfHeapReserve
  142. .quad 0 // SizeOfHeapCommit
  143. .long 0 // LoaderFlags
  144. .long 0x6 // NumberOfRvaAndSizes
  145. .quad 0 // ExportTable
  146. .quad 0 // ImportTable
  147. .quad 0 // ResourceTable
  148. .quad 0 // ExceptionTable
  149. .quad 0 // CertificationTable
  150. .quad 0 // BaseRelocationTable
  151. // Section table
  152. section_table:
  153. /*
  154. * The EFI application loader requires a relocation section
  155. * because EFI applications must be relocatable. This is a
  156. * dummy section as far as we are concerned.
  157. */
  158. .ascii ".reloc"
  159. .byte 0
  160. .byte 0 // end of 0 padding of section name
  161. .long 0
  162. .long 0
  163. .long 0 // SizeOfRawData
  164. .long 0 // PointerToRawData
  165. .long 0 // PointerToRelocations
  166. .long 0 // PointerToLineNumbers
  167. .short 0 // NumberOfRelocations
  168. .short 0 // NumberOfLineNumbers
  169. .long 0x42100040 // Characteristics (section flags)
  170. .ascii ".text"
  171. .byte 0
  172. .byte 0
  173. .byte 0 // end of 0 padding of section name
  174. .long _end - stext // VirtualSize
  175. .long __efistub_stext_offset // VirtualAddress
  176. .long _edata - stext // SizeOfRawData
  177. .long __efistub_stext_offset // PointerToRawData
  178. .long 0 // PointerToRelocations (0 for executables)
  179. .long 0 // PointerToLineNumbers (0 for executables)
  180. .short 0 // NumberOfRelocations (0 for executables)
  181. .short 0 // NumberOfLineNumbers (0 for executables)
  182. .long 0xe0500020 // Characteristics (section flags)
  183. /*
  184. * EFI will load stext onwards at the 4k section alignment
  185. * described in the PE/COFF header. To ensure that instruction
  186. * sequences using an adrp and a :lo12: immediate will function
  187. * correctly at this alignment, we must ensure that stext is
  188. * placed at a 4k boundary in the Image to begin with.
  189. */
  190. .align 12
  191. #endif
  192. ENTRY(stext)
  193. bl preserve_boot_args
  194. bl el2_setup // Drop to EL1, w20=cpu_boot_mode
  195. adrp x24, __PHYS_OFFSET
  196. bl set_cpu_boot_mode_flag
  197. bl __create_page_tables // x25=TTBR0, x26=TTBR1
  198. /*
  199. * The following calls CPU setup code, see arch/arm64/mm/proc.S for
  200. * details.
  201. * On return, the CPU will be ready for the MMU to be turned on and
  202. * the TCR will have been set.
  203. */
  204. ldr x27, =__mmap_switched // address to jump to after
  205. // MMU has been enabled
  206. adr_l lr, __enable_mmu // return (PIC) address
  207. b __cpu_setup // initialise processor
  208. ENDPROC(stext)
  209. /*
  210. * Preserve the arguments passed by the bootloader in x0 .. x3
  211. */
  212. preserve_boot_args:
  213. mov x21, x0 // x21=FDT
  214. adr_l x0, boot_args // record the contents of
  215. stp x21, x1, [x0] // x0 .. x3 at kernel entry
  216. stp x2, x3, [x0, #16]
  217. dmb sy // needed before dc ivac with
  218. // MMU off
  219. add x1, x0, #0x20 // 4 x 8 bytes
  220. b __inval_cache_range // tail call
  221. ENDPROC(preserve_boot_args)
  222. /*
  223. * Macro to create a table entry to the next page.
  224. *
  225. * tbl: page table address
  226. * virt: virtual address
  227. * shift: #imm page table shift
  228. * ptrs: #imm pointers per table page
  229. *
  230. * Preserves: virt
  231. * Corrupts: tmp1, tmp2
  232. * Returns: tbl -> next level table page address
  233. */
  234. .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
  235. lsr \tmp1, \virt, #\shift
  236. and \tmp1, \tmp1, #\ptrs - 1 // table index
  237. add \tmp2, \tbl, #PAGE_SIZE
  238. orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
  239. str \tmp2, [\tbl, \tmp1, lsl #3]
  240. add \tbl, \tbl, #PAGE_SIZE // next level table page
  241. .endm
  242. /*
  243. * Macro to populate the PGD (and possibily PUD) for the corresponding
  244. * block entry in the next level (tbl) for the given virtual address.
  245. *
  246. * Preserves: tbl, next, virt
  247. * Corrupts: tmp1, tmp2
  248. */
  249. .macro create_pgd_entry, tbl, virt, tmp1, tmp2
  250. create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
  251. #if SWAPPER_PGTABLE_LEVELS > 3
  252. create_table_entry \tbl, \virt, PUD_SHIFT, PTRS_PER_PUD, \tmp1, \tmp2
  253. #endif
  254. #if SWAPPER_PGTABLE_LEVELS > 2
  255. create_table_entry \tbl, \virt, SWAPPER_TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
  256. #endif
  257. .endm
  258. /*
  259. * Macro to populate block entries in the page table for the start..end
  260. * virtual range (inclusive).
  261. *
  262. * Preserves: tbl, flags
  263. * Corrupts: phys, start, end, pstate
  264. */
  265. .macro create_block_map, tbl, flags, phys, start, end
  266. lsr \phys, \phys, #SWAPPER_BLOCK_SHIFT
  267. lsr \start, \start, #SWAPPER_BLOCK_SHIFT
  268. and \start, \start, #PTRS_PER_PTE - 1 // table index
  269. orr \phys, \flags, \phys, lsl #SWAPPER_BLOCK_SHIFT // table entry
  270. lsr \end, \end, #SWAPPER_BLOCK_SHIFT
  271. and \end, \end, #PTRS_PER_PTE - 1 // table end index
  272. 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
  273. add \start, \start, #1 // next entry
  274. add \phys, \phys, #SWAPPER_BLOCK_SIZE // next block
  275. cmp \start, \end
  276. b.ls 9999b
  277. .endm
  278. /*
  279. * Setup the initial page tables. We only setup the barest amount which is
  280. * required to get the kernel running. The following sections are required:
  281. * - identity mapping to enable the MMU (low address, TTBR0)
  282. * - first few MB of the kernel linear mapping to jump to once the MMU has
  283. * been enabled
  284. */
  285. __create_page_tables:
  286. adrp x25, idmap_pg_dir
  287. adrp x26, swapper_pg_dir
  288. mov x27, lr
  289. /*
  290. * Invalidate the idmap and swapper page tables to avoid potential
  291. * dirty cache lines being evicted.
  292. */
  293. mov x0, x25
  294. add x1, x26, #SWAPPER_DIR_SIZE
  295. bl __inval_cache_range
  296. /*
  297. * Clear the idmap and swapper page tables.
  298. */
  299. mov x0, x25
  300. add x6, x26, #SWAPPER_DIR_SIZE
  301. 1: stp xzr, xzr, [x0], #16
  302. stp xzr, xzr, [x0], #16
  303. stp xzr, xzr, [x0], #16
  304. stp xzr, xzr, [x0], #16
  305. cmp x0, x6
  306. b.lo 1b
  307. ldr x7, =SWAPPER_MM_MMUFLAGS
  308. /*
  309. * Create the identity mapping.
  310. */
  311. mov x0, x25 // idmap_pg_dir
  312. adrp x3, __idmap_text_start // __pa(__idmap_text_start)
  313. #ifndef CONFIG_ARM64_VA_BITS_48
  314. #define EXTRA_SHIFT (PGDIR_SHIFT + PAGE_SHIFT - 3)
  315. #define EXTRA_PTRS (1 << (48 - EXTRA_SHIFT))
  316. /*
  317. * If VA_BITS < 48, it may be too small to allow for an ID mapping to be
  318. * created that covers system RAM if that is located sufficiently high
  319. * in the physical address space. So for the ID map, use an extended
  320. * virtual range in that case, by configuring an additional translation
  321. * level.
  322. * First, we have to verify our assumption that the current value of
  323. * VA_BITS was chosen such that all translation levels are fully
  324. * utilised, and that lowering T0SZ will always result in an additional
  325. * translation level to be configured.
  326. */
  327. #if VA_BITS != EXTRA_SHIFT
  328. #error "Mismatch between VA_BITS and page size/number of translation levels"
  329. #endif
  330. /*
  331. * Calculate the maximum allowed value for TCR_EL1.T0SZ so that the
  332. * entire ID map region can be mapped. As T0SZ == (64 - #bits used),
  333. * this number conveniently equals the number of leading zeroes in
  334. * the physical address of __idmap_text_end.
  335. */
  336. adrp x5, __idmap_text_end
  337. clz x5, x5
  338. cmp x5, TCR_T0SZ(VA_BITS) // default T0SZ small enough?
  339. b.ge 1f // .. then skip additional level
  340. adr_l x6, idmap_t0sz
  341. str x5, [x6]
  342. dmb sy
  343. dc ivac, x6 // Invalidate potentially stale cache line
  344. create_table_entry x0, x3, EXTRA_SHIFT, EXTRA_PTRS, x5, x6
  345. 1:
  346. #endif
  347. create_pgd_entry x0, x3, x5, x6
  348. mov x5, x3 // __pa(__idmap_text_start)
  349. adr_l x6, __idmap_text_end // __pa(__idmap_text_end)
  350. create_block_map x0, x7, x3, x5, x6
  351. /*
  352. * Map the kernel image (starting with PHYS_OFFSET).
  353. */
  354. mov x0, x26 // swapper_pg_dir
  355. mov x5, #PAGE_OFFSET
  356. create_pgd_entry x0, x5, x3, x6
  357. ldr x6, =KERNEL_END // __va(KERNEL_END)
  358. mov x3, x24 // phys offset
  359. create_block_map x0, x7, x3, x5, x6
  360. /*
  361. * Since the page tables have been populated with non-cacheable
  362. * accesses (MMU disabled), invalidate the idmap and swapper page
  363. * tables again to remove any speculatively loaded cache lines.
  364. */
  365. mov x0, x25
  366. add x1, x26, #SWAPPER_DIR_SIZE
  367. dmb sy
  368. bl __inval_cache_range
  369. mov lr, x27
  370. ret
  371. ENDPROC(__create_page_tables)
  372. .ltorg
  373. /*
  374. * The following fragment of code is executed with the MMU enabled.
  375. */
  376. .set initial_sp, init_thread_union + THREAD_START_SP
  377. __mmap_switched:
  378. adr_l x6, __bss_start
  379. adr_l x7, __bss_stop
  380. 1: cmp x6, x7
  381. b.hs 2f
  382. str xzr, [x6], #8 // Clear BSS
  383. b 1b
  384. 2:
  385. adr_l sp, initial_sp, x4
  386. str_l x21, __fdt_pointer, x5 // Save FDT pointer
  387. str_l x24, memstart_addr, x6 // Save PHYS_OFFSET
  388. mov x29, #0
  389. #ifdef CONFIG_KASAN
  390. bl kasan_early_init
  391. #endif
  392. b start_kernel
  393. ENDPROC(__mmap_switched)
  394. /*
  395. * end early head section, begin head code that is also used for
  396. * hotplug and needs to have the same protections as the text region
  397. */
  398. .section ".text","ax"
  399. /*
  400. * If we're fortunate enough to boot at EL2, ensure that the world is
  401. * sane before dropping to EL1.
  402. *
  403. * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
  404. * booted in EL1 or EL2 respectively.
  405. */
  406. ENTRY(el2_setup)
  407. msr SPsel, #1 // We want to use SP_EL{1,2}
  408. mrs x0, CurrentEL
  409. cmp x0, #CurrentEL_EL2
  410. b.ne 1f
  411. mrs x0, sctlr_el2
  412. CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
  413. CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
  414. msr sctlr_el2, x0
  415. b 2f
  416. 1: mrs x0, sctlr_el1
  417. CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
  418. CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
  419. msr sctlr_el1, x0
  420. mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
  421. isb
  422. ret
  423. /* Hyp configuration. */
  424. 2: mov_q x0, HCR_HOST_NVHE_FLAGS
  425. msr hcr_el2, x0
  426. /* Generic timers. */
  427. mrs x0, cnthctl_el2
  428. orr x0, x0, #3 // Enable EL1 physical timers
  429. msr cnthctl_el2, x0
  430. msr cntvoff_el2, xzr // Clear virtual offset
  431. #ifdef CONFIG_ARM_GIC_V3
  432. /* GICv3 system register access */
  433. mrs x0, id_aa64pfr0_el1
  434. ubfx x0, x0, #24, #4
  435. cbz x0, 3f
  436. mrs_s x0, ICC_SRE_EL2
  437. orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
  438. orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
  439. msr_s ICC_SRE_EL2, x0
  440. isb // Make sure SRE is now set
  441. mrs_s x0, ICC_SRE_EL2 // Read SRE back,
  442. tbz x0, #0, 3f // and check that it sticks
  443. msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
  444. 3:
  445. #endif
  446. /* Populate ID registers. */
  447. mrs x0, midr_el1
  448. mrs x1, mpidr_el1
  449. msr vpidr_el2, x0
  450. msr vmpidr_el2, x1
  451. /* sctlr_el1 */
  452. mov x0, #0x0800 // Set/clear RES{1,0} bits
  453. CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
  454. CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
  455. msr sctlr_el1, x0
  456. /* Coprocessor traps. */
  457. mov x0, #0x33ff
  458. msr cptr_el2, x0 // Disable copro. traps to EL2
  459. #ifdef CONFIG_COMPAT
  460. msr hstr_el2, xzr // Disable CP15 traps to EL2
  461. #endif
  462. /* EL2 debug */
  463. mrs x0, id_aa64dfr0_el1 // Check ID_AA64DFR0_EL1 PMUVer
  464. sbfx x0, x0, #8, #4
  465. cmp x0, #1
  466. b.lt 4f // Skip if no PMU present
  467. mrs x0, pmcr_el0 // Disable debug access traps
  468. ubfx x0, x0, #11, #5 // to EL2 and allow access to
  469. 4:
  470. csel x0, xzr, x0, lt // all PMU counters from EL1
  471. msr mdcr_el2, x0 // (if they exist)
  472. /* Stage-2 translation */
  473. msr vttbr_el2, xzr
  474. /* Hypervisor stub */
  475. adrp x0, __hyp_stub_vectors
  476. add x0, x0, #:lo12:__hyp_stub_vectors
  477. msr vbar_el2, x0
  478. /* spsr */
  479. mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
  480. PSR_MODE_EL1h)
  481. msr spsr_el2, x0
  482. msr elr_el2, lr
  483. mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
  484. eret
  485. ENDPROC(el2_setup)
  486. /*
  487. * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
  488. * in x20. See arch/arm64/include/asm/virt.h for more info.
  489. */
  490. ENTRY(set_cpu_boot_mode_flag)
  491. adr_l x1, __boot_cpu_mode
  492. cmp w20, #BOOT_CPU_MODE_EL2
  493. b.ne 1f
  494. add x1, x1, #4
  495. 1: str w20, [x1] // This CPU has booted in EL1
  496. dmb sy
  497. dc ivac, x1 // Invalidate potentially stale cache line
  498. ret
  499. ENDPROC(set_cpu_boot_mode_flag)
  500. /*
  501. * We need to find out the CPU boot mode long after boot, so we need to
  502. * store it in a writable variable.
  503. *
  504. * This is not in .bss, because we set it sufficiently early that the boot-time
  505. * zeroing of .bss would clobber it.
  506. */
  507. .pushsection .data..cacheline_aligned
  508. .align L1_CACHE_SHIFT
  509. ENTRY(__boot_cpu_mode)
  510. .long BOOT_CPU_MODE_EL2
  511. .long BOOT_CPU_MODE_EL1
  512. .popsection
  513. /*
  514. * This provides a "holding pen" for platforms to hold all secondary
  515. * cores are held until we're ready for them to initialise.
  516. */
  517. ENTRY(secondary_holding_pen)
  518. bl el2_setup // Drop to EL1, w20=cpu_boot_mode
  519. bl set_cpu_boot_mode_flag
  520. mrs x0, mpidr_el1
  521. ldr x1, =MPIDR_HWID_BITMASK
  522. and x0, x0, x1
  523. adr_l x3, secondary_holding_pen_release
  524. pen: ldr x4, [x3]
  525. cmp x4, x0
  526. b.eq secondary_startup
  527. wfe
  528. b pen
  529. ENDPROC(secondary_holding_pen)
  530. /*
  531. * Secondary entry point that jumps straight into the kernel. Only to
  532. * be used where CPUs are brought online dynamically by the kernel.
  533. */
  534. ENTRY(secondary_entry)
  535. bl el2_setup // Drop to EL1
  536. bl set_cpu_boot_mode_flag
  537. b secondary_startup
  538. ENDPROC(secondary_entry)
  539. ENTRY(secondary_startup)
  540. /*
  541. * Common entry point for secondary CPUs.
  542. */
  543. adrp x25, idmap_pg_dir
  544. adrp x26, swapper_pg_dir
  545. bl __cpu_setup // initialise processor
  546. ldr x21, =secondary_data
  547. ldr x27, =__secondary_switched // address to jump to after enabling the MMU
  548. b __enable_mmu
  549. ENDPROC(secondary_startup)
  550. ENTRY(__secondary_switched)
  551. ldr x0, [x21] // get secondary_data.stack
  552. mov sp, x0
  553. mov x29, #0
  554. b secondary_start_kernel
  555. ENDPROC(__secondary_switched)
  556. /*
  557. * Enable the MMU.
  558. *
  559. * x0 = SCTLR_EL1 value for turning on the MMU.
  560. * x27 = *virtual* address to jump to upon completion
  561. *
  562. * Other registers depend on the function called upon completion.
  563. *
  564. * Checks if the selected granule size is supported by the CPU.
  565. * If it isn't, park the CPU
  566. */
  567. .section ".idmap.text", "ax"
  568. __enable_mmu:
  569. mrs x1, ID_AA64MMFR0_EL1
  570. ubfx x2, x1, #ID_AA64MMFR0_TGRAN_SHIFT, 4
  571. cmp x2, #ID_AA64MMFR0_TGRAN_SUPPORTED
  572. b.ne __no_granule_support
  573. ldr x5, =vectors
  574. msr vbar_el1, x5
  575. msr ttbr0_el1, x25 // load TTBR0
  576. msr ttbr1_el1, x26 // load TTBR1
  577. isb
  578. msr sctlr_el1, x0
  579. isb
  580. /*
  581. * Invalidate the local I-cache so that any instructions fetched
  582. * speculatively from the PoC are discarded, since they may have
  583. * been dynamically patched at the PoU.
  584. */
  585. ic iallu
  586. dsb nsh
  587. isb
  588. br x27
  589. ENDPROC(__enable_mmu)
  590. __no_granule_support:
  591. wfe
  592. b __no_granule_support
  593. ENDPROC(__no_granule_support)