bfin_sport.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * bfin_sport.h - interface to Blackfin SPORTs
  3. *
  4. * Copyright 2004-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #ifndef _UAPI__BFIN_SPORT_H__
  9. #define _UAPI__BFIN_SPORT_H__
  10. /* Sport mode: it can be set to TDM, i2s or others */
  11. #define NORM_MODE 0x0
  12. #define TDM_MODE 0x1
  13. #define I2S_MODE 0x2
  14. #define NDSO_MODE 0x3
  15. /* Data format, normal, a-law or u-law */
  16. #define NORM_FORMAT 0x0
  17. #define ALAW_FORMAT 0x2
  18. #define ULAW_FORMAT 0x3
  19. /* Function driver which use sport must initialize the structure */
  20. struct sport_config {
  21. /* TDM (multichannels), I2S or other mode */
  22. unsigned int mode:3;
  23. unsigned int polled; /* use poll instead of irq when set */
  24. /* if TDM mode is selected, channels must be set */
  25. int channels; /* Must be in 8 units */
  26. unsigned int frame_delay:4; /* Delay between frame sync pulse and first bit */
  27. /* I2S mode */
  28. unsigned int right_first:1; /* Right stereo channel first */
  29. /* In mormal mode, the following item need to be set */
  30. unsigned int lsb_first:1; /* order of transmit or receive data */
  31. unsigned int fsync:1; /* Frame sync required */
  32. unsigned int data_indep:1; /* data independent frame sync generated */
  33. unsigned int act_low:1; /* Active low TFS */
  34. unsigned int late_fsync:1; /* Late frame sync */
  35. unsigned int tckfe:1;
  36. unsigned int sec_en:1; /* Secondary side enabled */
  37. /* Choose clock source */
  38. unsigned int int_clk:1; /* Internal or external clock */
  39. /* If external clock is used, the following fields are ignored */
  40. int serial_clk;
  41. int fsync_clk;
  42. unsigned int data_format:2; /* Normal, u-law or a-law */
  43. int word_len; /* How length of the word in bits, 3-32 bits */
  44. int dma_enabled;
  45. };
  46. /* Userspace interface */
  47. #define SPORT_IOC_MAGIC 'P'
  48. #define SPORT_IOC_CONFIG _IOWR('P', 0x01, struct sport_config)
  49. #define SPORT_IOC_GET_SYSTEMCLOCK _IOR('P', 0x02, unsigned long)
  50. #define SPORT_IOC_SET_BAUDRATE _IOW('P', 0x03, unsigned long)
  51. /* SPORT_TCR1 Masks */
  52. #define TSPEN 0x0001 /* TX enable */
  53. #define ITCLK 0x0002 /* Internal TX Clock Select */
  54. #define TDTYPE 0x000C /* TX Data Formatting Select */
  55. #define DTYPE_NORM 0x0000 /* Data Format Normal */
  56. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  57. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  58. #define TLSBIT 0x0010 /* TX Bit Order */
  59. #define ITFS 0x0200 /* Internal TX Frame Sync Select */
  60. #define TFSR 0x0400 /* TX Frame Sync Required Select */
  61. #define DITFS 0x0800 /* Data Independent TX Frame Sync Select */
  62. #define LTFS 0x1000 /* Low TX Frame Sync Select */
  63. #define LATFS 0x2000 /* Late TX Frame Sync Select */
  64. #define TCKFE 0x4000 /* TX Clock Falling Edge Select */
  65. /* SPORT_TCR2 Masks */
  66. #define SLEN 0x001F /* SPORT TX Word Length (2 - 31) */
  67. #define DP_SLEN(x) BFIN_DEPOSIT(SLEN, x)
  68. #define EX_SLEN(x) BFIN_EXTRACT(SLEN, x)
  69. #define TXSE 0x0100 /* TX Secondary Enable */
  70. #define TSFSE 0x0200 /* TX Stereo Frame Sync Enable */
  71. #define TRFST 0x0400 /* TX Right-First Data Order */
  72. /* SPORT_RCR1 Masks */
  73. #define RSPEN 0x0001 /* RX enable */
  74. #define IRCLK 0x0002 /* Internal RX Clock Select */
  75. #define RDTYPE 0x000C /* RX Data Formatting Select */
  76. /* DTYPE_* defined above */
  77. #define RLSBIT 0x0010 /* RX Bit Order */
  78. #define IRFS 0x0200 /* Internal RX Frame Sync Select */
  79. #define RFSR 0x0400 /* RX Frame Sync Required Select */
  80. #define LRFS 0x1000 /* Low RX Frame Sync Select */
  81. #define LARFS 0x2000 /* Late RX Frame Sync Select */
  82. #define RCKFE 0x4000 /* RX Clock Falling Edge Select */
  83. /* SPORT_RCR2 Masks */
  84. /* SLEN defined above */
  85. #define RXSE 0x0100 /* RX Secondary Enable */
  86. #define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */
  87. #define RRFST 0x0400 /* Right-First Data Order */
  88. /* SPORT_STAT Masks */
  89. #define RXNE 0x0001 /* RX FIFO Not Empty Status */
  90. #define RUVF 0x0002 /* RX Underflow Status */
  91. #define ROVF 0x0004 /* RX Overflow Status */
  92. #define TXF 0x0008 /* TX FIFO Full Status */
  93. #define TUVF 0x0010 /* TX Underflow Status */
  94. #define TOVF 0x0020 /* TX Overflow Status */
  95. #define TXHRE 0x0040 /* TX Hold Register Empty */
  96. /* SPORT_MCMC1 Masks */
  97. #define SP_WOFF 0x03FF /* Multichannel Window Offset Field */
  98. #define DP_SP_WOFF(x) BFIN_DEPOSIT(SP_WOFF, x)
  99. #define EX_SP_WOFF(x) BFIN_EXTRACT(SP_WOFF, x)
  100. #define SP_WSIZE 0xF000 /* Multichannel Window Size Field */
  101. #define DP_SP_WSIZE(x) BFIN_DEPOSIT(SP_WSIZE, x)
  102. #define EX_SP_WSIZE(x) BFIN_EXTRACT(SP_WSIZE, x)
  103. /* SPORT_MCMC2 Masks */
  104. #define MCCRM 0x0003 /* Multichannel Clock Recovery Mode */
  105. #define REC_BYPASS 0x0000 /* Bypass Mode (No Clock Recovery) */
  106. #define REC_2FROM4 0x0002 /* Recover 2 MHz Clock from 4 MHz Clock */
  107. #define REC_8FROM16 0x0003 /* Recover 8 MHz Clock from 16 MHz Clock */
  108. #define MCDTXPE 0x0004 /* Multichannel DMA Transmit Packing */
  109. #define MCDRXPE 0x0008 /* Multichannel DMA Receive Packing */
  110. #define MCMEN 0x0010 /* Multichannel Frame Mode Enable */
  111. #define FSDR 0x0080 /* Multichannel Frame Sync to Data Relationship */
  112. #define MFD 0xF000 /* Multichannel Frame Delay */
  113. #define DP_MFD(x) BFIN_DEPOSIT(MFD, x)
  114. #define EX_MFD(x) BFIN_EXTRACT(MFD, x)
  115. #endif /* _UAPI__BFIN_SPORT_H__ */