anomaly.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * DO NOT EDIT THIS FILE
  3. * This file is under version control at
  4. * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
  5. * and can be replaced with that version at any time
  6. * DO NOT EDIT THIS FILE
  7. *
  8. * Copyright 2004-2011 Analog Devices Inc.
  9. * Licensed under the Clear BSD license.
  10. */
  11. /* This file should be up to date with:
  12. * - Revision J, 05/23/2011; ADSP-BF538/BF538F Blackfin Processor Anomaly List
  13. * - Revision O, 05/23/2011; ADSP-BF539/BF539F Blackfin Processor Anomaly List
  14. */
  15. #ifndef _MACH_ANOMALY_H_
  16. #define _MACH_ANOMALY_H_
  17. /* We do not support old silicon - sorry */
  18. #if __SILICON_REVISION__ < 4
  19. # error will not work on BF538/BF539 silicon version 0.0, 0.1, 0.2, or 0.3
  20. #endif
  21. #if defined(__ADSPBF538__)
  22. # define ANOMALY_BF538 1
  23. #else
  24. # define ANOMALY_BF538 0
  25. #endif
  26. #if defined(__ADSPBF539__)
  27. # define ANOMALY_BF539 1
  28. #else
  29. # define ANOMALY_BF539 0
  30. #endif
  31. /* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
  32. #define ANOMALY_05000074 (1)
  33. /* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
  34. #define ANOMALY_05000119 (1)
  35. /* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
  36. #define ANOMALY_05000122 (1)
  37. /* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */
  38. #define ANOMALY_05000166 (1)
  39. /* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */
  40. #define ANOMALY_05000179 (1)
  41. /* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */
  42. #define ANOMALY_05000180 (1)
  43. /* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */
  44. #define ANOMALY_05000193 (1)
  45. /* Current DMA Address Shows Wrong Value During Carry Fix */
  46. #define ANOMALY_05000199 (__SILICON_REVISION__ < 4)
  47. /* NMI Event at Boot Time Results in Unpredictable State */
  48. #define ANOMALY_05000219 (1)
  49. /* SPI Slave Boot Mode Modifies Registers from Reset Value */
  50. #define ANOMALY_05000229 (1)
  51. /* PPI_FS3 Is Not Driven in 2 or 3 Internal Frame Sync Transmit Modes */
  52. #define ANOMALY_05000233 (1)
  53. /* False Hardware Error from an Access in the Shadow of a Conditional Branch */
  54. #define ANOMALY_05000245 (1)
  55. /* Maximum External Clock Speed for Timers */
  56. #define ANOMALY_05000253 (1)
  57. /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */
  58. #define ANOMALY_05000270 (__SILICON_REVISION__ < 4)
  59. /* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
  60. #define ANOMALY_05000272 (ANOMALY_BF538)
  61. /* Writes to Synchronous SDRAM Memory May Be Lost */
  62. #define ANOMALY_05000273 (__SILICON_REVISION__ < 4)
  63. /* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */
  64. #define ANOMALY_05000277 (__SILICON_REVISION__ < 4)
  65. /* Disabling Peripherals with DMA Running May Cause DMA System Instability */
  66. #define ANOMALY_05000278 (__SILICON_REVISION__ < 4)
  67. /* False Hardware Error when ISR Context Is Not Restored */
  68. #define ANOMALY_05000281 (__SILICON_REVISION__ < 4)
  69. /* Memory DMA Corruption with 32-Bit Data and Traffic Control */
  70. #define ANOMALY_05000282 (__SILICON_REVISION__ < 4)
  71. /* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */
  72. #define ANOMALY_05000283 (__SILICON_REVISION__ < 4)
  73. /* SPORTs May Receive Bad Data If FIFOs Fill Up */
  74. #define ANOMALY_05000288 (__SILICON_REVISION__ < 4)
  75. /* Reads from CAN Mailbox and Acceptance Mask Area Can Fail */
  76. #define ANOMALY_05000291 (__SILICON_REVISION__ < 4)
  77. /* Hibernate Leakage Current Is Higher Than Specified */
  78. #define ANOMALY_05000293 (__SILICON_REVISION__ < 4)
  79. /* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */
  80. #define ANOMALY_05000294 (1)
  81. /* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */
  82. #define ANOMALY_05000301 (__SILICON_REVISION__ < 4)
  83. /* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */
  84. #define ANOMALY_05000304 (__SILICON_REVISION__ < 4)
  85. /* SCKELOW Bit Does Not Maintain State Through Hibernate */
  86. #define ANOMALY_05000307 (__SILICON_REVISION__ < 4)
  87. /* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
  88. #define ANOMALY_05000310 (1)
  89. /* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
  90. #define ANOMALY_05000312 (__SILICON_REVISION__ < 5)
  91. /* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
  92. #define ANOMALY_05000313 (__SILICON_REVISION__ < 4)
  93. /* Killed System MMR Write Completes Erroneously on Next System MMR Access */
  94. #define ANOMALY_05000315 (__SILICON_REVISION__ < 4)
  95. /* PFx Glitch on Write to PORTFIO or PORTFIO_TOGGLE */
  96. #define ANOMALY_05000317 (__SILICON_REVISION__ < 4) /* XXX: Same as 05000318 */
  97. /* PFx Glitch on Write to FIO_FLAG_D or FIO_FLAG_T */
  98. #define ANOMALY_05000318 (__SILICON_REVISION__ < 4) /* XXX: Same as 05000317 */
  99. /* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
  100. #define ANOMALY_05000355 (__SILICON_REVISION__ < 5)
  101. /* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
  102. #define ANOMALY_05000357 (__SILICON_REVISION__ < 5)
  103. /* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
  104. #define ANOMALY_05000366 (1)
  105. /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
  106. #define ANOMALY_05000371 (__SILICON_REVISION__ < 5)
  107. /* Entering Hibernate State with Peripheral Wakeups Enabled Draws Excess Current */
  108. #define ANOMALY_05000374 (__SILICON_REVISION__ == 4)
  109. /* GPIO Pins PC1 and PC4 Can Function as Normal Outputs */
  110. #define ANOMALY_05000375 (__SILICON_REVISION__ < 4)
  111. /* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */
  112. #define ANOMALY_05000402 (__SILICON_REVISION__ == 3)
  113. /* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
  114. #define ANOMALY_05000403 (1)
  115. /* Speculative Fetches Can Cause Undesired External FIFO Operations */
  116. #define ANOMALY_05000416 (1)
  117. /* Multichannel SPORT Channel Misalignment Under Specific Configuration */
  118. #define ANOMALY_05000425 (1)
  119. /* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
  120. #define ANOMALY_05000426 (1)
  121. /* Specific GPIO Pins May Change State when Entering Hibernate */
  122. #define ANOMALY_05000436 (__SILICON_REVISION__ > 3)
  123. /* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
  124. #define ANOMALY_05000443 (1)
  125. /* False Hardware Error when RETI Points to Invalid Memory */
  126. #define ANOMALY_05000461 (1)
  127. /* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
  128. #define ANOMALY_05000462 (1)
  129. /* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
  130. #define ANOMALY_05000473 (1)
  131. /* Possible Lockup Condition when Modifying PLL from External Memory */
  132. #define ANOMALY_05000475 (1)
  133. /* TESTSET Instruction Cannot Be Interrupted */
  134. #define ANOMALY_05000477 (1)
  135. /* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
  136. #define ANOMALY_05000481 (1)
  137. /* PLL May Latch Incorrect Values Coming Out of Reset */
  138. #define ANOMALY_05000489 (1)
  139. /* Instruction Memory Stalls Can Cause IFLUSH to Fail */
  140. #define ANOMALY_05000491 (1)
  141. /* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
  142. #define ANOMALY_05000494 (1)
  143. /* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
  144. #define ANOMALY_05000501 (1)
  145. /*
  146. * These anomalies have been "phased" out of analog.com anomaly sheets and are
  147. * here to show running on older silicon just isn't feasible.
  148. */
  149. /* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */
  150. #define ANOMALY_05000244 (__SILICON_REVISION__ < 3)
  151. /* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */
  152. #define ANOMALY_05000261 (__SILICON_REVISION__ < 3)
  153. /* Anomalies that don't exist on this proc */
  154. #define ANOMALY_05000099 (0)
  155. #define ANOMALY_05000120 (0)
  156. #define ANOMALY_05000125 (0)
  157. #define ANOMALY_05000149 (0)
  158. #define ANOMALY_05000158 (0)
  159. #define ANOMALY_05000171 (0)
  160. #define ANOMALY_05000182 (0)
  161. #define ANOMALY_05000189 (0)
  162. #define ANOMALY_05000198 (0)
  163. #define ANOMALY_05000202 (0)
  164. #define ANOMALY_05000215 (0)
  165. #define ANOMALY_05000220 (0)
  166. #define ANOMALY_05000227 (0)
  167. #define ANOMALY_05000230 (0)
  168. #define ANOMALY_05000231 (0)
  169. #define ANOMALY_05000234 (0)
  170. #define ANOMALY_05000242 (0)
  171. #define ANOMALY_05000248 (0)
  172. #define ANOMALY_05000250 (0)
  173. #define ANOMALY_05000254 (0)
  174. #define ANOMALY_05000257 (0)
  175. #define ANOMALY_05000263 (0)
  176. #define ANOMALY_05000266 (0)
  177. #define ANOMALY_05000274 (0)
  178. #define ANOMALY_05000287 (0)
  179. #define ANOMALY_05000305 (0)
  180. #define ANOMALY_05000311 (0)
  181. #define ANOMALY_05000323 (0)
  182. #define ANOMALY_05000353 (1)
  183. #define ANOMALY_05000362 (1)
  184. #define ANOMALY_05000363 (0)
  185. #define ANOMALY_05000364 (0)
  186. #define ANOMALY_05000380 (0)
  187. #define ANOMALY_05000383 (0)
  188. #define ANOMALY_05000386 (1)
  189. #define ANOMALY_05000389 (0)
  190. #define ANOMALY_05000400 (0)
  191. #define ANOMALY_05000412 (0)
  192. #define ANOMALY_05000430 (0)
  193. #define ANOMALY_05000432 (0)
  194. #define ANOMALY_05000435 (0)
  195. #define ANOMALY_05000440 (0)
  196. #define ANOMALY_05000447 (0)
  197. #define ANOMALY_05000448 (0)
  198. #define ANOMALY_05000456 (0)
  199. #define ANOMALY_05000450 (0)
  200. #define ANOMALY_05000465 (0)
  201. #define ANOMALY_05000467 (0)
  202. #define ANOMALY_05000474 (0)
  203. #define ANOMALY_05000480 (0)
  204. #define ANOMALY_05000485 (0)
  205. #define ANOMALY_16000030 (0)
  206. #endif