defBF561.h 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Copyright 2005-2010 Analog Devices Inc.
  3. *
  4. * Licensed under the Clear BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF561_H
  7. #define _DEF_BF561_H
  8. /*********************************************************************************** */
  9. /* System MMR Register Map */
  10. /*********************************************************************************** */
  11. /* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
  12. #define PLL_CTL 0xFFC00000 /* PLL Control register (16-bit) */
  13. #define PLL_DIV 0xFFC00004 /* PLL Divide Register (16-bit) */
  14. #define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register (16-bit) */
  15. #define PLL_STAT 0xFFC0000C /* PLL Status register (16-bit) */
  16. #define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count register (16-bit) */
  17. #define CHIPID 0xFFC00014 /* Chip ID Register */
  18. /* For MMR's that are reserved on Core B, set up defines to better integrate with other ports */
  19. #define DOUBLE_FAULT (DOUBLE_FAULT_B|DOUBLE_FAULT_A)
  20. #define RESET_DOUBLE (SWRST_DBL_FAULT_B|SWRST_DBL_FAULT_A)
  21. #define RESET_WDOG (SWRST_WDT_B|SWRST_WDT_A)
  22. #define RESET_SOFTWARE (SWRST_OCCURRED)
  23. /* System Reset and Interrupt Controller registers for core A (0xFFC0 0100-0xFFC0 01FF) */
  24. #define SWRST 0xFFC00100 /* Software Reset register */
  25. #define SYSCR 0xFFC00104 /* System Reset Configuration register */
  26. #define SIC_RVECT 0xFFC00108 /* SIC Reset Vector Address Register */
  27. #define SIC_IMASK0 0xFFC0010C /* SIC Interrupt Mask register 0 */
  28. #define SIC_IMASK1 0xFFC00110 /* SIC Interrupt Mask register 1 */
  29. #define SIC_IAR0 0xFFC00124 /* SIC Interrupt Assignment Register 0 */
  30. #define SIC_IAR1 0xFFC00128 /* SIC Interrupt Assignment Register 1 */
  31. #define SIC_IAR2 0xFFC0012C /* SIC Interrupt Assignment Register 2 */
  32. #define SIC_IAR3 0xFFC00130 /* SIC Interrupt Assignment Register 3 */
  33. #define SIC_IAR4 0xFFC00134 /* SIC Interrupt Assignment Register 4 */
  34. #define SIC_IAR5 0xFFC00138 /* SIC Interrupt Assignment Register 5 */
  35. #define SIC_IAR6 0xFFC0013C /* SIC Interrupt Assignment Register 6 */
  36. #define SIC_IAR7 0xFFC00140 /* SIC Interrupt Assignment Register 7 */
  37. #define SIC_ISR0 0xFFC00114 /* SIC Interrupt Status register 0 */
  38. #define SIC_ISR1 0xFFC00118 /* SIC Interrupt Status register 1 */
  39. #define SIC_IWR0 0xFFC0011C /* SIC Interrupt Wakeup-Enable register 0 */
  40. #define SIC_IWR1 0xFFC00120 /* SIC Interrupt Wakeup-Enable register 1 */
  41. /* System Reset and Interrupt Controller registers for Core B (0xFFC0 1100-0xFFC0 11FF) */
  42. #define SICB_SWRST 0xFFC01100 /* reserved */
  43. #define SICB_SYSCR 0xFFC01104 /* reserved */
  44. #define SICB_RVECT 0xFFC01108 /* SIC Reset Vector Address Register */
  45. #define SICB_IMASK0 0xFFC0110C /* SIC Interrupt Mask register 0 */
  46. #define SICB_IMASK1 0xFFC01110 /* SIC Interrupt Mask register 1 */
  47. #define SICB_IAR0 0xFFC01124 /* SIC Interrupt Assignment Register 0 */
  48. #define SICB_IAR1 0xFFC01128 /* SIC Interrupt Assignment Register 1 */
  49. #define SICB_IAR2 0xFFC0112C /* SIC Interrupt Assignment Register 2 */
  50. #define SICB_IAR3 0xFFC01130 /* SIC Interrupt Assignment Register 3 */
  51. #define SICB_IAR4 0xFFC01134 /* SIC Interrupt Assignment Register 4 */
  52. #define SICB_IAR5 0xFFC01138 /* SIC Interrupt Assignment Register 5 */
  53. #define SICB_IAR6 0xFFC0113C /* SIC Interrupt Assignment Register 6 */
  54. #define SICB_IAR7 0xFFC01140 /* SIC Interrupt Assignment Register 7 */
  55. #define SICB_ISR0 0xFFC01114 /* SIC Interrupt Status register 0 */
  56. #define SICB_ISR1 0xFFC01118 /* SIC Interrupt Status register 1 */
  57. #define SICB_IWR0 0xFFC0111C /* SIC Interrupt Wakeup-Enable register 0 */
  58. #define SICB_IWR1 0xFFC01120 /* SIC Interrupt Wakeup-Enable register 1 */
  59. /* Watchdog Timer registers for Core A (0xFFC0 0200-0xFFC0 02FF) */
  60. #define WDOGA_CTL 0xFFC00200 /* Watchdog Control register */
  61. #define WDOGA_CNT 0xFFC00204 /* Watchdog Count register */
  62. #define WDOGA_STAT 0xFFC00208 /* Watchdog Status register */
  63. /* Watchdog Timer registers for Core B (0xFFC0 1200-0xFFC0 12FF) */
  64. #define WDOGB_CTL 0xFFC01200 /* Watchdog Control register */
  65. #define WDOGB_CNT 0xFFC01204 /* Watchdog Count register */
  66. #define WDOGB_STAT 0xFFC01208 /* Watchdog Status register */
  67. /* UART Controller (0xFFC00400 - 0xFFC004FF) */
  68. /*
  69. * Because include/linux/serial_reg.h have defined UART_*,
  70. * So we define blackfin uart regs to BFIN_UART0_*.
  71. */
  72. #define BFIN_UART_THR 0xFFC00400 /* Transmit Holding register */
  73. #define BFIN_UART_RBR 0xFFC00400 /* Receive Buffer register */
  74. #define BFIN_UART_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
  75. #define BFIN_UART_IER 0xFFC00404 /* Interrupt Enable Register */
  76. #define BFIN_UART_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
  77. #define BFIN_UART_IIR 0xFFC00408 /* Interrupt Identification Register */
  78. #define BFIN_UART_LCR 0xFFC0040C /* Line Control Register */
  79. #define BFIN_UART_MCR 0xFFC00410 /* Modem Control Register */
  80. #define BFIN_UART_LSR 0xFFC00414 /* Line Status Register */
  81. #define BFIN_UART_MSR 0xFFC00418 /* Modem Status Register */
  82. #define BFIN_UART_SCR 0xFFC0041C /* SCR Scratch Register */
  83. #define BFIN_UART_GCTL 0xFFC00424 /* Global Control Register */
  84. /* SPI Controller (0xFFC00500 - 0xFFC005FF) */
  85. #define SPI0_REGBASE 0xFFC00500
  86. #define SPI_CTL 0xFFC00500 /* SPI Control Register */
  87. #define SPI_FLG 0xFFC00504 /* SPI Flag register */
  88. #define SPI_STAT 0xFFC00508 /* SPI Status register */
  89. #define SPI_TDBR 0xFFC0050C /* SPI Transmit Data Buffer Register */
  90. #define SPI_RDBR 0xFFC00510 /* SPI Receive Data Buffer Register */
  91. #define SPI_BAUD 0xFFC00514 /* SPI Baud rate Register */
  92. #define SPI_SHADOW 0xFFC00518 /* SPI_RDBR Shadow Register */
  93. /* Timer 0-7 registers (0xFFC0 0600-0xFFC0 06FF) */
  94. #define TIMER0_CONFIG 0xFFC00600 /* Timer0 Configuration register */
  95. #define TIMER0_COUNTER 0xFFC00604 /* Timer0 Counter register */
  96. #define TIMER0_PERIOD 0xFFC00608 /* Timer0 Period register */
  97. #define TIMER0_WIDTH 0xFFC0060C /* Timer0 Width register */
  98. #define TIMER1_CONFIG 0xFFC00610 /* Timer1 Configuration register */
  99. #define TIMER1_COUNTER 0xFFC00614 /* Timer1 Counter register */
  100. #define TIMER1_PERIOD 0xFFC00618 /* Timer1 Period register */
  101. #define TIMER1_WIDTH 0xFFC0061C /* Timer1 Width register */
  102. #define TIMER2_CONFIG 0xFFC00620 /* Timer2 Configuration register */
  103. #define TIMER2_COUNTER 0xFFC00624 /* Timer2 Counter register */
  104. #define TIMER2_PERIOD 0xFFC00628 /* Timer2 Period register */
  105. #define TIMER2_WIDTH 0xFFC0062C /* Timer2 Width register */
  106. #define TIMER3_CONFIG 0xFFC00630 /* Timer3 Configuration register */
  107. #define TIMER3_COUNTER 0xFFC00634 /* Timer3 Counter register */
  108. #define TIMER3_PERIOD 0xFFC00638 /* Timer3 Period register */
  109. #define TIMER3_WIDTH 0xFFC0063C /* Timer3 Width register */
  110. #define TIMER4_CONFIG 0xFFC00640 /* Timer4 Configuration register */
  111. #define TIMER4_COUNTER 0xFFC00644 /* Timer4 Counter register */
  112. #define TIMER4_PERIOD 0xFFC00648 /* Timer4 Period register */
  113. #define TIMER4_WIDTH 0xFFC0064C /* Timer4 Width register */
  114. #define TIMER5_CONFIG 0xFFC00650 /* Timer5 Configuration register */
  115. #define TIMER5_COUNTER 0xFFC00654 /* Timer5 Counter register */
  116. #define TIMER5_PERIOD 0xFFC00658 /* Timer5 Period register */
  117. #define TIMER5_WIDTH 0xFFC0065C /* Timer5 Width register */
  118. #define TIMER6_CONFIG 0xFFC00660 /* Timer6 Configuration register */
  119. #define TIMER6_COUNTER 0xFFC00664 /* Timer6 Counter register */
  120. #define TIMER6_PERIOD 0xFFC00668 /* Timer6 Period register */
  121. #define TIMER6_WIDTH 0xFFC0066C /* Timer6 Width register */
  122. #define TIMER7_CONFIG 0xFFC00670 /* Timer7 Configuration register */
  123. #define TIMER7_COUNTER 0xFFC00674 /* Timer7 Counter register */
  124. #define TIMER7_PERIOD 0xFFC00678 /* Timer7 Period register */
  125. #define TIMER7_WIDTH 0xFFC0067C /* Timer7 Width register */
  126. #define TMRS8_ENABLE 0xFFC00680 /* Timer Enable Register */
  127. #define TMRS8_DISABLE 0xFFC00684 /* Timer Disable register */
  128. #define TMRS8_STATUS 0xFFC00688 /* Timer Status register */
  129. /* Timer registers 8-11 (0xFFC0 1600-0xFFC0 16FF) */
  130. #define TIMER8_CONFIG 0xFFC01600 /* Timer8 Configuration register */
  131. #define TIMER8_COUNTER 0xFFC01604 /* Timer8 Counter register */
  132. #define TIMER8_PERIOD 0xFFC01608 /* Timer8 Period register */
  133. #define TIMER8_WIDTH 0xFFC0160C /* Timer8 Width register */
  134. #define TIMER9_CONFIG 0xFFC01610 /* Timer9 Configuration register */
  135. #define TIMER9_COUNTER 0xFFC01614 /* Timer9 Counter register */
  136. #define TIMER9_PERIOD 0xFFC01618 /* Timer9 Period register */
  137. #define TIMER9_WIDTH 0xFFC0161C /* Timer9 Width register */
  138. #define TIMER10_CONFIG 0xFFC01620 /* Timer10 Configuration register */
  139. #define TIMER10_COUNTER 0xFFC01624 /* Timer10 Counter register */
  140. #define TIMER10_PERIOD 0xFFC01628 /* Timer10 Period register */
  141. #define TIMER10_WIDTH 0xFFC0162C /* Timer10 Width register */
  142. #define TIMER11_CONFIG 0xFFC01630 /* Timer11 Configuration register */
  143. #define TIMER11_COUNTER 0xFFC01634 /* Timer11 Counter register */
  144. #define TIMER11_PERIOD 0xFFC01638 /* Timer11 Period register */
  145. #define TIMER11_WIDTH 0xFFC0163C /* Timer11 Width register */
  146. #define TMRS4_ENABLE 0xFFC01640 /* Timer Enable Register */
  147. #define TMRS4_DISABLE 0xFFC01644 /* Timer Disable register */
  148. #define TMRS4_STATUS 0xFFC01648 /* Timer Status register */
  149. /* Programmable Flag 0 registers (0xFFC0 0700-0xFFC0 07FF) */
  150. #define FIO0_FLAG_D 0xFFC00700 /* Flag Data register */
  151. #define FIO0_FLAG_C 0xFFC00704 /* Flag Clear register */
  152. #define FIO0_FLAG_S 0xFFC00708 /* Flag Set register */
  153. #define FIO0_FLAG_T 0xFFC0070C /* Flag Toggle register */
  154. #define FIO0_MASKA_D 0xFFC00710 /* Flag Mask Interrupt A Data register */
  155. #define FIO0_MASKA_C 0xFFC00714 /* Flag Mask Interrupt A Clear register */
  156. #define FIO0_MASKA_S 0xFFC00718 /* Flag Mask Interrupt A Set register */
  157. #define FIO0_MASKA_T 0xFFC0071C /* Flag Mask Interrupt A Toggle register */
  158. #define FIO0_MASKB_D 0xFFC00720 /* Flag Mask Interrupt B Data register */
  159. #define FIO0_MASKB_C 0xFFC00724 /* Flag Mask Interrupt B Clear register */
  160. #define FIO0_MASKB_S 0xFFC00728 /* Flag Mask Interrupt B Set register */
  161. #define FIO0_MASKB_T 0xFFC0072C /* Flag Mask Interrupt B Toggle register */
  162. #define FIO0_DIR 0xFFC00730 /* Flag Direction register */
  163. #define FIO0_POLAR 0xFFC00734 /* Flag Polarity register */
  164. #define FIO0_EDGE 0xFFC00738 /* Flag Interrupt Sensitivity register */
  165. #define FIO0_BOTH 0xFFC0073C /* Flag Set on Both Edges register */
  166. #define FIO0_INEN 0xFFC00740 /* Flag Input Enable register */
  167. /* Programmable Flag 1 registers (0xFFC0 1500-0xFFC0 15FF) */
  168. #define FIO1_FLAG_D 0xFFC01500 /* Flag Data register (mask used to directly */
  169. #define FIO1_FLAG_C 0xFFC01504 /* Flag Clear register */
  170. #define FIO1_FLAG_S 0xFFC01508 /* Flag Set register */
  171. #define FIO1_FLAG_T 0xFFC0150C /* Flag Toggle register (mask used to */
  172. #define FIO1_MASKA_D 0xFFC01510 /* Flag Mask Interrupt A Data register */
  173. #define FIO1_MASKA_C 0xFFC01514 /* Flag Mask Interrupt A Clear register */
  174. #define FIO1_MASKA_S 0xFFC01518 /* Flag Mask Interrupt A Set register */
  175. #define FIO1_MASKA_T 0xFFC0151C /* Flag Mask Interrupt A Toggle register */
  176. #define FIO1_MASKB_D 0xFFC01520 /* Flag Mask Interrupt B Data register */
  177. #define FIO1_MASKB_C 0xFFC01524 /* Flag Mask Interrupt B Clear register */
  178. #define FIO1_MASKB_S 0xFFC01528 /* Flag Mask Interrupt B Set register */
  179. #define FIO1_MASKB_T 0xFFC0152C /* Flag Mask Interrupt B Toggle register */
  180. #define FIO1_DIR 0xFFC01530 /* Flag Direction register */
  181. #define FIO1_POLAR 0xFFC01534 /* Flag Polarity register */
  182. #define FIO1_EDGE 0xFFC01538 /* Flag Interrupt Sensitivity register */
  183. #define FIO1_BOTH 0xFFC0153C /* Flag Set on Both Edges register */
  184. #define FIO1_INEN 0xFFC01540 /* Flag Input Enable register */
  185. /* Programmable Flag registers (0xFFC0 1700-0xFFC0 17FF) */
  186. #define FIO2_FLAG_D 0xFFC01700 /* Flag Data register (mask used to directly */
  187. #define FIO2_FLAG_C 0xFFC01704 /* Flag Clear register */
  188. #define FIO2_FLAG_S 0xFFC01708 /* Flag Set register */
  189. #define FIO2_FLAG_T 0xFFC0170C /* Flag Toggle register (mask used to */
  190. #define FIO2_MASKA_D 0xFFC01710 /* Flag Mask Interrupt A Data register */
  191. #define FIO2_MASKA_C 0xFFC01714 /* Flag Mask Interrupt A Clear register */
  192. #define FIO2_MASKA_S 0xFFC01718 /* Flag Mask Interrupt A Set register */
  193. #define FIO2_MASKA_T 0xFFC0171C /* Flag Mask Interrupt A Toggle register */
  194. #define FIO2_MASKB_D 0xFFC01720 /* Flag Mask Interrupt B Data register */
  195. #define FIO2_MASKB_C 0xFFC01724 /* Flag Mask Interrupt B Clear register */
  196. #define FIO2_MASKB_S 0xFFC01728 /* Flag Mask Interrupt B Set register */
  197. #define FIO2_MASKB_T 0xFFC0172C /* Flag Mask Interrupt B Toggle register */
  198. #define FIO2_DIR 0xFFC01730 /* Flag Direction register */
  199. #define FIO2_POLAR 0xFFC01734 /* Flag Polarity register */
  200. #define FIO2_EDGE 0xFFC01738 /* Flag Interrupt Sensitivity register */
  201. #define FIO2_BOTH 0xFFC0173C /* Flag Set on Both Edges register */
  202. #define FIO2_INEN 0xFFC01740 /* Flag Input Enable register */
  203. /* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
  204. #define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
  205. #define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
  206. #define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
  207. #define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
  208. #define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
  209. #define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
  210. #define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
  211. #define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
  212. #define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
  213. #define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
  214. #define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
  215. #define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
  216. #define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
  217. #define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
  218. #define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
  219. #define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
  220. #define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
  221. #define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
  222. #define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
  223. #define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
  224. #define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
  225. #define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
  226. /* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
  227. #define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
  228. #define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
  229. #define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
  230. #define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
  231. #define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
  232. #define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
  233. #define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
  234. #define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
  235. #define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
  236. #define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
  237. #define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
  238. #define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
  239. #define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
  240. #define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
  241. #define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
  242. #define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
  243. #define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
  244. #define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
  245. #define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
  246. #define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
  247. #define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
  248. #define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
  249. /* Asynchronous Memory Controller - External Bus Interface Unit */
  250. #define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
  251. #define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
  252. #define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
  253. /* SDRAM Controller External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
  254. #define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
  255. #define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
  256. #define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
  257. #define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
  258. /* Parallel Peripheral Interface (PPI) 0 registers (0xFFC0 1000-0xFFC0 10FF) */
  259. #define PPI0_CONTROL 0xFFC01000 /* PPI0 Control register */
  260. #define PPI0_STATUS 0xFFC01004 /* PPI0 Status register */
  261. #define PPI0_COUNT 0xFFC01008 /* PPI0 Transfer Count register */
  262. #define PPI0_DELAY 0xFFC0100C /* PPI0 Delay Count register */
  263. #define PPI0_FRAME 0xFFC01010 /* PPI0 Frame Length register */
  264. /*Parallel Peripheral Interface (PPI) 1 registers (0xFFC0 1300-0xFFC0 13FF) */
  265. #define PPI1_CONTROL 0xFFC01300 /* PPI1 Control register */
  266. #define PPI1_STATUS 0xFFC01304 /* PPI1 Status register */
  267. #define PPI1_COUNT 0xFFC01308 /* PPI1 Transfer Count register */
  268. #define PPI1_DELAY 0xFFC0130C /* PPI1 Delay Count register */
  269. #define PPI1_FRAME 0xFFC01310 /* PPI1 Frame Length register */
  270. /*DMA traffic control registers */
  271. #define DMAC0_TC_PER 0xFFC00B0C /* Traffic control periods */
  272. #define DMAC0_TC_CNT 0xFFC00B10 /* Traffic control current counts */
  273. #define DMAC1_TC_PER 0xFFC01B0C /* Traffic control periods */
  274. #define DMAC1_TC_CNT 0xFFC01B10 /* Traffic control current counts */
  275. /* DMA1 Controller registers (0xFFC0 1C00-0xFFC0 1FFF) */
  276. #define DMA1_0_CONFIG 0xFFC01C08 /* DMA1 Channel 0 Configuration register */
  277. #define DMA1_0_NEXT_DESC_PTR 0xFFC01C00 /* DMA1 Channel 0 Next Descripter Ptr Reg */
  278. #define DMA1_0_START_ADDR 0xFFC01C04 /* DMA1 Channel 0 Start Address */
  279. #define DMA1_0_X_COUNT 0xFFC01C10 /* DMA1 Channel 0 Inner Loop Count */
  280. #define DMA1_0_Y_COUNT 0xFFC01C18 /* DMA1 Channel 0 Outer Loop Count */
  281. #define DMA1_0_X_MODIFY 0xFFC01C14 /* DMA1 Channel 0 Inner Loop Addr Increment */
  282. #define DMA1_0_Y_MODIFY 0xFFC01C1C /* DMA1 Channel 0 Outer Loop Addr Increment */
  283. #define DMA1_0_CURR_DESC_PTR 0xFFC01C20 /* DMA1 Channel 0 Current Descriptor Pointer */
  284. #define DMA1_0_CURR_ADDR 0xFFC01C24 /* DMA1 Channel 0 Current Address Pointer */
  285. #define DMA1_0_CURR_X_COUNT 0xFFC01C30 /* DMA1 Channel 0 Current Inner Loop Count */
  286. #define DMA1_0_CURR_Y_COUNT 0xFFC01C38 /* DMA1 Channel 0 Current Outer Loop Count */
  287. #define DMA1_0_IRQ_STATUS 0xFFC01C28 /* DMA1 Channel 0 Interrupt/Status Register */
  288. #define DMA1_0_PERIPHERAL_MAP 0xFFC01C2C /* DMA1 Channel 0 Peripheral Map Register */
  289. #define DMA1_1_CONFIG 0xFFC01C48 /* DMA1 Channel 1 Configuration register */
  290. #define DMA1_1_NEXT_DESC_PTR 0xFFC01C40 /* DMA1 Channel 1 Next Descripter Ptr Reg */
  291. #define DMA1_1_START_ADDR 0xFFC01C44 /* DMA1 Channel 1 Start Address */
  292. #define DMA1_1_X_COUNT 0xFFC01C50 /* DMA1 Channel 1 Inner Loop Count */
  293. #define DMA1_1_Y_COUNT 0xFFC01C58 /* DMA1 Channel 1 Outer Loop Count */
  294. #define DMA1_1_X_MODIFY 0xFFC01C54 /* DMA1 Channel 1 Inner Loop Addr Increment */
  295. #define DMA1_1_Y_MODIFY 0xFFC01C5C /* DMA1 Channel 1 Outer Loop Addr Increment */
  296. #define DMA1_1_CURR_DESC_PTR 0xFFC01C60 /* DMA1 Channel 1 Current Descriptor Pointer */
  297. #define DMA1_1_CURR_ADDR 0xFFC01C64 /* DMA1 Channel 1 Current Address Pointer */
  298. #define DMA1_1_CURR_X_COUNT 0xFFC01C70 /* DMA1 Channel 1 Current Inner Loop Count */
  299. #define DMA1_1_CURR_Y_COUNT 0xFFC01C78 /* DMA1 Channel 1 Current Outer Loop Count */
  300. #define DMA1_1_IRQ_STATUS 0xFFC01C68 /* DMA1 Channel 1 Interrupt/Status Register */
  301. #define DMA1_1_PERIPHERAL_MAP 0xFFC01C6C /* DMA1 Channel 1 Peripheral Map Register */
  302. #define DMA1_2_CONFIG 0xFFC01C88 /* DMA1 Channel 2 Configuration register */
  303. #define DMA1_2_NEXT_DESC_PTR 0xFFC01C80 /* DMA1 Channel 2 Next Descripter Ptr Reg */
  304. #define DMA1_2_START_ADDR 0xFFC01C84 /* DMA1 Channel 2 Start Address */
  305. #define DMA1_2_X_COUNT 0xFFC01C90 /* DMA1 Channel 2 Inner Loop Count */
  306. #define DMA1_2_Y_COUNT 0xFFC01C98 /* DMA1 Channel 2 Outer Loop Count */
  307. #define DMA1_2_X_MODIFY 0xFFC01C94 /* DMA1 Channel 2 Inner Loop Addr Increment */
  308. #define DMA1_2_Y_MODIFY 0xFFC01C9C /* DMA1 Channel 2 Outer Loop Addr Increment */
  309. #define DMA1_2_CURR_DESC_PTR 0xFFC01CA0 /* DMA1 Channel 2 Current Descriptor Pointer */
  310. #define DMA1_2_CURR_ADDR 0xFFC01CA4 /* DMA1 Channel 2 Current Address Pointer */
  311. #define DMA1_2_CURR_X_COUNT 0xFFC01CB0 /* DMA1 Channel 2 Current Inner Loop Count */
  312. #define DMA1_2_CURR_Y_COUNT 0xFFC01CB8 /* DMA1 Channel 2 Current Outer Loop Count */
  313. #define DMA1_2_IRQ_STATUS 0xFFC01CA8 /* DMA1 Channel 2 Interrupt/Status Register */
  314. #define DMA1_2_PERIPHERAL_MAP 0xFFC01CAC /* DMA1 Channel 2 Peripheral Map Register */
  315. #define DMA1_3_CONFIG 0xFFC01CC8 /* DMA1 Channel 3 Configuration register */
  316. #define DMA1_3_NEXT_DESC_PTR 0xFFC01CC0 /* DMA1 Channel 3 Next Descripter Ptr Reg */
  317. #define DMA1_3_START_ADDR 0xFFC01CC4 /* DMA1 Channel 3 Start Address */
  318. #define DMA1_3_X_COUNT 0xFFC01CD0 /* DMA1 Channel 3 Inner Loop Count */
  319. #define DMA1_3_Y_COUNT 0xFFC01CD8 /* DMA1 Channel 3 Outer Loop Count */
  320. #define DMA1_3_X_MODIFY 0xFFC01CD4 /* DMA1 Channel 3 Inner Loop Addr Increment */
  321. #define DMA1_3_Y_MODIFY 0xFFC01CDC /* DMA1 Channel 3 Outer Loop Addr Increment */
  322. #define DMA1_3_CURR_DESC_PTR 0xFFC01CE0 /* DMA1 Channel 3 Current Descriptor Pointer */
  323. #define DMA1_3_CURR_ADDR 0xFFC01CE4 /* DMA1 Channel 3 Current Address Pointer */
  324. #define DMA1_3_CURR_X_COUNT 0xFFC01CF0 /* DMA1 Channel 3 Current Inner Loop Count */
  325. #define DMA1_3_CURR_Y_COUNT 0xFFC01CF8 /* DMA1 Channel 3 Current Outer Loop Count */
  326. #define DMA1_3_IRQ_STATUS 0xFFC01CE8 /* DMA1 Channel 3 Interrupt/Status Register */
  327. #define DMA1_3_PERIPHERAL_MAP 0xFFC01CEC /* DMA1 Channel 3 Peripheral Map Register */
  328. #define DMA1_4_CONFIG 0xFFC01D08 /* DMA1 Channel 4 Configuration register */
  329. #define DMA1_4_NEXT_DESC_PTR 0xFFC01D00 /* DMA1 Channel 4 Next Descripter Ptr Reg */
  330. #define DMA1_4_START_ADDR 0xFFC01D04 /* DMA1 Channel 4 Start Address */
  331. #define DMA1_4_X_COUNT 0xFFC01D10 /* DMA1 Channel 4 Inner Loop Count */
  332. #define DMA1_4_Y_COUNT 0xFFC01D18 /* DMA1 Channel 4 Outer Loop Count */
  333. #define DMA1_4_X_MODIFY 0xFFC01D14 /* DMA1 Channel 4 Inner Loop Addr Increment */
  334. #define DMA1_4_Y_MODIFY 0xFFC01D1C /* DMA1 Channel 4 Outer Loop Addr Increment */
  335. #define DMA1_4_CURR_DESC_PTR 0xFFC01D20 /* DMA1 Channel 4 Current Descriptor Pointer */
  336. #define DMA1_4_CURR_ADDR 0xFFC01D24 /* DMA1 Channel 4 Current Address Pointer */
  337. #define DMA1_4_CURR_X_COUNT 0xFFC01D30 /* DMA1 Channel 4 Current Inner Loop Count */
  338. #define DMA1_4_CURR_Y_COUNT 0xFFC01D38 /* DMA1 Channel 4 Current Outer Loop Count */
  339. #define DMA1_4_IRQ_STATUS 0xFFC01D28 /* DMA1 Channel 4 Interrupt/Status Register */
  340. #define DMA1_4_PERIPHERAL_MAP 0xFFC01D2C /* DMA1 Channel 4 Peripheral Map Register */
  341. #define DMA1_5_CONFIG 0xFFC01D48 /* DMA1 Channel 5 Configuration register */
  342. #define DMA1_5_NEXT_DESC_PTR 0xFFC01D40 /* DMA1 Channel 5 Next Descripter Ptr Reg */
  343. #define DMA1_5_START_ADDR 0xFFC01D44 /* DMA1 Channel 5 Start Address */
  344. #define DMA1_5_X_COUNT 0xFFC01D50 /* DMA1 Channel 5 Inner Loop Count */
  345. #define DMA1_5_Y_COUNT 0xFFC01D58 /* DMA1 Channel 5 Outer Loop Count */
  346. #define DMA1_5_X_MODIFY 0xFFC01D54 /* DMA1 Channel 5 Inner Loop Addr Increment */
  347. #define DMA1_5_Y_MODIFY 0xFFC01D5C /* DMA1 Channel 5 Outer Loop Addr Increment */
  348. #define DMA1_5_CURR_DESC_PTR 0xFFC01D60 /* DMA1 Channel 5 Current Descriptor Pointer */
  349. #define DMA1_5_CURR_ADDR 0xFFC01D64 /* DMA1 Channel 5 Current Address Pointer */
  350. #define DMA1_5_CURR_X_COUNT 0xFFC01D70 /* DMA1 Channel 5 Current Inner Loop Count */
  351. #define DMA1_5_CURR_Y_COUNT 0xFFC01D78 /* DMA1 Channel 5 Current Outer Loop Count */
  352. #define DMA1_5_IRQ_STATUS 0xFFC01D68 /* DMA1 Channel 5 Interrupt/Status Register */
  353. #define DMA1_5_PERIPHERAL_MAP 0xFFC01D6C /* DMA1 Channel 5 Peripheral Map Register */
  354. #define DMA1_6_CONFIG 0xFFC01D88 /* DMA1 Channel 6 Configuration register */
  355. #define DMA1_6_NEXT_DESC_PTR 0xFFC01D80 /* DMA1 Channel 6 Next Descripter Ptr Reg */
  356. #define DMA1_6_START_ADDR 0xFFC01D84 /* DMA1 Channel 6 Start Address */
  357. #define DMA1_6_X_COUNT 0xFFC01D90 /* DMA1 Channel 6 Inner Loop Count */
  358. #define DMA1_6_Y_COUNT 0xFFC01D98 /* DMA1 Channel 6 Outer Loop Count */
  359. #define DMA1_6_X_MODIFY 0xFFC01D94 /* DMA1 Channel 6 Inner Loop Addr Increment */
  360. #define DMA1_6_Y_MODIFY 0xFFC01D9C /* DMA1 Channel 6 Outer Loop Addr Increment */
  361. #define DMA1_6_CURR_DESC_PTR 0xFFC01DA0 /* DMA1 Channel 6 Current Descriptor Pointer */
  362. #define DMA1_6_CURR_ADDR 0xFFC01DA4 /* DMA1 Channel 6 Current Address Pointer */
  363. #define DMA1_6_CURR_X_COUNT 0xFFC01DB0 /* DMA1 Channel 6 Current Inner Loop Count */
  364. #define DMA1_6_CURR_Y_COUNT 0xFFC01DB8 /* DMA1 Channel 6 Current Outer Loop Count */
  365. #define DMA1_6_IRQ_STATUS 0xFFC01DA8 /* DMA1 Channel 6 Interrupt/Status Register */
  366. #define DMA1_6_PERIPHERAL_MAP 0xFFC01DAC /* DMA1 Channel 6 Peripheral Map Register */
  367. #define DMA1_7_CONFIG 0xFFC01DC8 /* DMA1 Channel 7 Configuration register */
  368. #define DMA1_7_NEXT_DESC_PTR 0xFFC01DC0 /* DMA1 Channel 7 Next Descripter Ptr Reg */
  369. #define DMA1_7_START_ADDR 0xFFC01DC4 /* DMA1 Channel 7 Start Address */
  370. #define DMA1_7_X_COUNT 0xFFC01DD0 /* DMA1 Channel 7 Inner Loop Count */
  371. #define DMA1_7_Y_COUNT 0xFFC01DD8 /* DMA1 Channel 7 Outer Loop Count */
  372. #define DMA1_7_X_MODIFY 0xFFC01DD4 /* DMA1 Channel 7 Inner Loop Addr Increment */
  373. #define DMA1_7_Y_MODIFY 0xFFC01DDC /* DMA1 Channel 7 Outer Loop Addr Increment */
  374. #define DMA1_7_CURR_DESC_PTR 0xFFC01DE0 /* DMA1 Channel 7 Current Descriptor Pointer */
  375. #define DMA1_7_CURR_ADDR 0xFFC01DE4 /* DMA1 Channel 7 Current Address Pointer */
  376. #define DMA1_7_CURR_X_COUNT 0xFFC01DF0 /* DMA1 Channel 7 Current Inner Loop Count */
  377. #define DMA1_7_CURR_Y_COUNT 0xFFC01DF8 /* DMA1 Channel 7 Current Outer Loop Count */
  378. #define DMA1_7_IRQ_STATUS 0xFFC01DE8 /* DMA1 Channel 7 Interrupt/Status Register */
  379. #define DMA1_7_PERIPHERAL_MAP 0xFFC01DEC /* DMA1 Channel 7 Peripheral Map Register */
  380. #define DMA1_8_CONFIG 0xFFC01E08 /* DMA1 Channel 8 Configuration register */
  381. #define DMA1_8_NEXT_DESC_PTR 0xFFC01E00 /* DMA1 Channel 8 Next Descripter Ptr Reg */
  382. #define DMA1_8_START_ADDR 0xFFC01E04 /* DMA1 Channel 8 Start Address */
  383. #define DMA1_8_X_COUNT 0xFFC01E10 /* DMA1 Channel 8 Inner Loop Count */
  384. #define DMA1_8_Y_COUNT 0xFFC01E18 /* DMA1 Channel 8 Outer Loop Count */
  385. #define DMA1_8_X_MODIFY 0xFFC01E14 /* DMA1 Channel 8 Inner Loop Addr Increment */
  386. #define DMA1_8_Y_MODIFY 0xFFC01E1C /* DMA1 Channel 8 Outer Loop Addr Increment */
  387. #define DMA1_8_CURR_DESC_PTR 0xFFC01E20 /* DMA1 Channel 8 Current Descriptor Pointer */
  388. #define DMA1_8_CURR_ADDR 0xFFC01E24 /* DMA1 Channel 8 Current Address Pointer */
  389. #define DMA1_8_CURR_X_COUNT 0xFFC01E30 /* DMA1 Channel 8 Current Inner Loop Count */
  390. #define DMA1_8_CURR_Y_COUNT 0xFFC01E38 /* DMA1 Channel 8 Current Outer Loop Count */
  391. #define DMA1_8_IRQ_STATUS 0xFFC01E28 /* DMA1 Channel 8 Interrupt/Status Register */
  392. #define DMA1_8_PERIPHERAL_MAP 0xFFC01E2C /* DMA1 Channel 8 Peripheral Map Register */
  393. #define DMA1_9_CONFIG 0xFFC01E48 /* DMA1 Channel 9 Configuration register */
  394. #define DMA1_9_NEXT_DESC_PTR 0xFFC01E40 /* DMA1 Channel 9 Next Descripter Ptr Reg */
  395. #define DMA1_9_START_ADDR 0xFFC01E44 /* DMA1 Channel 9 Start Address */
  396. #define DMA1_9_X_COUNT 0xFFC01E50 /* DMA1 Channel 9 Inner Loop Count */
  397. #define DMA1_9_Y_COUNT 0xFFC01E58 /* DMA1 Channel 9 Outer Loop Count */
  398. #define DMA1_9_X_MODIFY 0xFFC01E54 /* DMA1 Channel 9 Inner Loop Addr Increment */
  399. #define DMA1_9_Y_MODIFY 0xFFC01E5C /* DMA1 Channel 9 Outer Loop Addr Increment */
  400. #define DMA1_9_CURR_DESC_PTR 0xFFC01E60 /* DMA1 Channel 9 Current Descriptor Pointer */
  401. #define DMA1_9_CURR_ADDR 0xFFC01E64 /* DMA1 Channel 9 Current Address Pointer */
  402. #define DMA1_9_CURR_X_COUNT 0xFFC01E70 /* DMA1 Channel 9 Current Inner Loop Count */
  403. #define DMA1_9_CURR_Y_COUNT 0xFFC01E78 /* DMA1 Channel 9 Current Outer Loop Count */
  404. #define DMA1_9_IRQ_STATUS 0xFFC01E68 /* DMA1 Channel 9 Interrupt/Status Register */
  405. #define DMA1_9_PERIPHERAL_MAP 0xFFC01E6C /* DMA1 Channel 9 Peripheral Map Register */
  406. #define DMA1_10_CONFIG 0xFFC01E88 /* DMA1 Channel 10 Configuration register */
  407. #define DMA1_10_NEXT_DESC_PTR 0xFFC01E80 /* DMA1 Channel 10 Next Descripter Ptr Reg */
  408. #define DMA1_10_START_ADDR 0xFFC01E84 /* DMA1 Channel 10 Start Address */
  409. #define DMA1_10_X_COUNT 0xFFC01E90 /* DMA1 Channel 10 Inner Loop Count */
  410. #define DMA1_10_Y_COUNT 0xFFC01E98 /* DMA1 Channel 10 Outer Loop Count */
  411. #define DMA1_10_X_MODIFY 0xFFC01E94 /* DMA1 Channel 10 Inner Loop Addr Increment */
  412. #define DMA1_10_Y_MODIFY 0xFFC01E9C /* DMA1 Channel 10 Outer Loop Addr Increment */
  413. #define DMA1_10_CURR_DESC_PTR 0xFFC01EA0 /* DMA1 Channel 10 Current Descriptor Pointer */
  414. #define DMA1_10_CURR_ADDR 0xFFC01EA4 /* DMA1 Channel 10 Current Address Pointer */
  415. #define DMA1_10_CURR_X_COUNT 0xFFC01EB0 /* DMA1 Channel 10 Current Inner Loop Count */
  416. #define DMA1_10_CURR_Y_COUNT 0xFFC01EB8 /* DMA1 Channel 10 Current Outer Loop Count */
  417. #define DMA1_10_IRQ_STATUS 0xFFC01EA8 /* DMA1 Channel 10 Interrupt/Status Register */
  418. #define DMA1_10_PERIPHERAL_MAP 0xFFC01EAC /* DMA1 Channel 10 Peripheral Map Register */
  419. #define DMA1_11_CONFIG 0xFFC01EC8 /* DMA1 Channel 11 Configuration register */
  420. #define DMA1_11_NEXT_DESC_PTR 0xFFC01EC0 /* DMA1 Channel 11 Next Descripter Ptr Reg */
  421. #define DMA1_11_START_ADDR 0xFFC01EC4 /* DMA1 Channel 11 Start Address */
  422. #define DMA1_11_X_COUNT 0xFFC01ED0 /* DMA1 Channel 11 Inner Loop Count */
  423. #define DMA1_11_Y_COUNT 0xFFC01ED8 /* DMA1 Channel 11 Outer Loop Count */
  424. #define DMA1_11_X_MODIFY 0xFFC01ED4 /* DMA1 Channel 11 Inner Loop Addr Increment */
  425. #define DMA1_11_Y_MODIFY 0xFFC01EDC /* DMA1 Channel 11 Outer Loop Addr Increment */
  426. #define DMA1_11_CURR_DESC_PTR 0xFFC01EE0 /* DMA1 Channel 11 Current Descriptor Pointer */
  427. #define DMA1_11_CURR_ADDR 0xFFC01EE4 /* DMA1 Channel 11 Current Address Pointer */
  428. #define DMA1_11_CURR_X_COUNT 0xFFC01EF0 /* DMA1 Channel 11 Current Inner Loop Count */
  429. #define DMA1_11_CURR_Y_COUNT 0xFFC01EF8 /* DMA1 Channel 11 Current Outer Loop Count */
  430. #define DMA1_11_IRQ_STATUS 0xFFC01EE8 /* DMA1 Channel 11 Interrupt/Status Register */
  431. #define DMA1_11_PERIPHERAL_MAP 0xFFC01EEC /* DMA1 Channel 11 Peripheral Map Register */
  432. /* Memory DMA1 Controller registers (0xFFC0 1E80-0xFFC0 1FFF) */
  433. #define MDMA_D0_CONFIG 0xFFC01F08 /*MemDMA1 Stream 0 Destination Configuration */
  434. #define MDMA_D0_NEXT_DESC_PTR 0xFFC01F00 /*MemDMA1 Stream 0 Destination Next Descriptor Ptr Reg */
  435. #define MDMA_D0_START_ADDR 0xFFC01F04 /*MemDMA1 Stream 0 Destination Start Address */
  436. #define MDMA_D0_X_COUNT 0xFFC01F10 /*MemDMA1 Stream 0 Destination Inner-Loop Count */
  437. #define MDMA_D0_Y_COUNT 0xFFC01F18 /*MemDMA1 Stream 0 Destination Outer-Loop Count */
  438. #define MDMA_D0_X_MODIFY 0xFFC01F14 /*MemDMA1 Stream 0 Dest Inner-Loop Address-Increment */
  439. #define MDMA_D0_Y_MODIFY 0xFFC01F1C /*MemDMA1 Stream 0 Dest Outer-Loop Address-Increment */
  440. #define MDMA_D0_CURR_DESC_PTR 0xFFC01F20 /*MemDMA1 Stream 0 Dest Current Descriptor Ptr reg */
  441. #define MDMA_D0_CURR_ADDR 0xFFC01F24 /*MemDMA1 Stream 0 Destination Current Address */
  442. #define MDMA_D0_CURR_X_COUNT 0xFFC01F30 /*MemDMA1 Stream 0 Dest Current Inner-Loop Count */
  443. #define MDMA_D0_CURR_Y_COUNT 0xFFC01F38 /*MemDMA1 Stream 0 Dest Current Outer-Loop Count */
  444. #define MDMA_D0_IRQ_STATUS 0xFFC01F28 /*MemDMA1 Stream 0 Destination Interrupt/Status */
  445. #define MDMA_D0_PERIPHERAL_MAP 0xFFC01F2C /*MemDMA1 Stream 0 Destination Peripheral Map */
  446. #define MDMA_S0_CONFIG 0xFFC01F48 /*MemDMA1 Stream 0 Source Configuration */
  447. #define MDMA_S0_NEXT_DESC_PTR 0xFFC01F40 /*MemDMA1 Stream 0 Source Next Descriptor Ptr Reg */
  448. #define MDMA_S0_START_ADDR 0xFFC01F44 /*MemDMA1 Stream 0 Source Start Address */
  449. #define MDMA_S0_X_COUNT 0xFFC01F50 /*MemDMA1 Stream 0 Source Inner-Loop Count */
  450. #define MDMA_S0_Y_COUNT 0xFFC01F58 /*MemDMA1 Stream 0 Source Outer-Loop Count */
  451. #define MDMA_S0_X_MODIFY 0xFFC01F54 /*MemDMA1 Stream 0 Source Inner-Loop Address-Increment */
  452. #define MDMA_S0_Y_MODIFY 0xFFC01F5C /*MemDMA1 Stream 0 Source Outer-Loop Address-Increment */
  453. #define MDMA_S0_CURR_DESC_PTR 0xFFC01F60 /*MemDMA1 Stream 0 Source Current Descriptor Ptr reg */
  454. #define MDMA_S0_CURR_ADDR 0xFFC01F64 /*MemDMA1 Stream 0 Source Current Address */
  455. #define MDMA_S0_CURR_X_COUNT 0xFFC01F70 /*MemDMA1 Stream 0 Source Current Inner-Loop Count */
  456. #define MDMA_S0_CURR_Y_COUNT 0xFFC01F78 /*MemDMA1 Stream 0 Source Current Outer-Loop Count */
  457. #define MDMA_S0_IRQ_STATUS 0xFFC01F68 /*MemDMA1 Stream 0 Source Interrupt/Status */
  458. #define MDMA_S0_PERIPHERAL_MAP 0xFFC01F6C /*MemDMA1 Stream 0 Source Peripheral Map */
  459. #define MDMA_D1_CONFIG 0xFFC01F88 /*MemDMA1 Stream 1 Destination Configuration */
  460. #define MDMA_D1_NEXT_DESC_PTR 0xFFC01F80 /*MemDMA1 Stream 1 Destination Next Descriptor Ptr Reg */
  461. #define MDMA_D1_START_ADDR 0xFFC01F84 /*MemDMA1 Stream 1 Destination Start Address */
  462. #define MDMA_D1_X_COUNT 0xFFC01F90 /*MemDMA1 Stream 1 Destination Inner-Loop Count */
  463. #define MDMA_D1_Y_COUNT 0xFFC01F98 /*MemDMA1 Stream 1 Destination Outer-Loop Count */
  464. #define MDMA_D1_X_MODIFY 0xFFC01F94 /*MemDMA1 Stream 1 Dest Inner-Loop Address-Increment */
  465. #define MDMA_D1_Y_MODIFY 0xFFC01F9C /*MemDMA1 Stream 1 Dest Outer-Loop Address-Increment */
  466. #define MDMA_D1_CURR_DESC_PTR 0xFFC01FA0 /*MemDMA1 Stream 1 Dest Current Descriptor Ptr reg */
  467. #define MDMA_D1_CURR_ADDR 0xFFC01FA4 /*MemDMA1 Stream 1 Dest Current Address */
  468. #define MDMA_D1_CURR_X_COUNT 0xFFC01FB0 /*MemDMA1 Stream 1 Dest Current Inner-Loop Count */
  469. #define MDMA_D1_CURR_Y_COUNT 0xFFC01FB8 /*MemDMA1 Stream 1 Dest Current Outer-Loop Count */
  470. #define MDMA_D1_IRQ_STATUS 0xFFC01FA8 /*MemDMA1 Stream 1 Dest Interrupt/Status */
  471. #define MDMA_D1_PERIPHERAL_MAP 0xFFC01FAC /*MemDMA1 Stream 1 Dest Peripheral Map */
  472. #define MDMA_S1_CONFIG 0xFFC01FC8 /*MemDMA1 Stream 1 Source Configuration */
  473. #define MDMA_S1_NEXT_DESC_PTR 0xFFC01FC0 /*MemDMA1 Stream 1 Source Next Descriptor Ptr Reg */
  474. #define MDMA_S1_START_ADDR 0xFFC01FC4 /*MemDMA1 Stream 1 Source Start Address */
  475. #define MDMA_S1_X_COUNT 0xFFC01FD0 /*MemDMA1 Stream 1 Source Inner-Loop Count */
  476. #define MDMA_S1_Y_COUNT 0xFFC01FD8 /*MemDMA1 Stream 1 Source Outer-Loop Count */
  477. #define MDMA_S1_X_MODIFY 0xFFC01FD4 /*MemDMA1 Stream 1 Source Inner-Loop Address-Increment */
  478. #define MDMA_S1_Y_MODIFY 0xFFC01FDC /*MemDMA1 Stream 1 Source Outer-Loop Address-Increment */
  479. #define MDMA_S1_CURR_DESC_PTR 0xFFC01FE0 /*MemDMA1 Stream 1 Source Current Descriptor Ptr reg */
  480. #define MDMA_S1_CURR_ADDR 0xFFC01FE4 /*MemDMA1 Stream 1 Source Current Address */
  481. #define MDMA_S1_CURR_X_COUNT 0xFFC01FF0 /*MemDMA1 Stream 1 Source Current Inner-Loop Count */
  482. #define MDMA_S1_CURR_Y_COUNT 0xFFC01FF8 /*MemDMA1 Stream 1 Source Current Outer-Loop Count */
  483. #define MDMA_S1_IRQ_STATUS 0xFFC01FE8 /*MemDMA1 Stream 1 Source Interrupt/Status */
  484. #define MDMA_S1_PERIPHERAL_MAP 0xFFC01FEC /*MemDMA1 Stream 1 Source Peripheral Map */
  485. /* DMA2 Controller registers (0xFFC0 0C00-0xFFC0 0DFF) */
  486. #define DMA2_0_CONFIG 0xFFC00C08 /* DMA2 Channel 0 Configuration register */
  487. #define DMA2_0_NEXT_DESC_PTR 0xFFC00C00 /* DMA2 Channel 0 Next Descripter Ptr Reg */
  488. #define DMA2_0_START_ADDR 0xFFC00C04 /* DMA2 Channel 0 Start Address */
  489. #define DMA2_0_X_COUNT 0xFFC00C10 /* DMA2 Channel 0 Inner Loop Count */
  490. #define DMA2_0_Y_COUNT 0xFFC00C18 /* DMA2 Channel 0 Outer Loop Count */
  491. #define DMA2_0_X_MODIFY 0xFFC00C14 /* DMA2 Channel 0 Inner Loop Addr Increment */
  492. #define DMA2_0_Y_MODIFY 0xFFC00C1C /* DMA2 Channel 0 Outer Loop Addr Increment */
  493. #define DMA2_0_CURR_DESC_PTR 0xFFC00C20 /* DMA2 Channel 0 Current Descriptor Pointer */
  494. #define DMA2_0_CURR_ADDR 0xFFC00C24 /* DMA2 Channel 0 Current Address Pointer */
  495. #define DMA2_0_CURR_X_COUNT 0xFFC00C30 /* DMA2 Channel 0 Current Inner Loop Count */
  496. #define DMA2_0_CURR_Y_COUNT 0xFFC00C38 /* DMA2 Channel 0 Current Outer Loop Count */
  497. #define DMA2_0_IRQ_STATUS 0xFFC00C28 /* DMA2 Channel 0 Interrupt/Status Register */
  498. #define DMA2_0_PERIPHERAL_MAP 0xFFC00C2C /* DMA2 Channel 0 Peripheral Map Register */
  499. #define DMA2_1_CONFIG 0xFFC00C48 /* DMA2 Channel 1 Configuration register */
  500. #define DMA2_1_NEXT_DESC_PTR 0xFFC00C40 /* DMA2 Channel 1 Next Descripter Ptr Reg */
  501. #define DMA2_1_START_ADDR 0xFFC00C44 /* DMA2 Channel 1 Start Address */
  502. #define DMA2_1_X_COUNT 0xFFC00C50 /* DMA2 Channel 1 Inner Loop Count */
  503. #define DMA2_1_Y_COUNT 0xFFC00C58 /* DMA2 Channel 1 Outer Loop Count */
  504. #define DMA2_1_X_MODIFY 0xFFC00C54 /* DMA2 Channel 1 Inner Loop Addr Increment */
  505. #define DMA2_1_Y_MODIFY 0xFFC00C5C /* DMA2 Channel 1 Outer Loop Addr Increment */
  506. #define DMA2_1_CURR_DESC_PTR 0xFFC00C60 /* DMA2 Channel 1 Current Descriptor Pointer */
  507. #define DMA2_1_CURR_ADDR 0xFFC00C64 /* DMA2 Channel 1 Current Address Pointer */
  508. #define DMA2_1_CURR_X_COUNT 0xFFC00C70 /* DMA2 Channel 1 Current Inner Loop Count */
  509. #define DMA2_1_CURR_Y_COUNT 0xFFC00C78 /* DMA2 Channel 1 Current Outer Loop Count */
  510. #define DMA2_1_IRQ_STATUS 0xFFC00C68 /* DMA2 Channel 1 Interrupt/Status Register */
  511. #define DMA2_1_PERIPHERAL_MAP 0xFFC00C6C /* DMA2 Channel 1 Peripheral Map Register */
  512. #define DMA2_2_CONFIG 0xFFC00C88 /* DMA2 Channel 2 Configuration register */
  513. #define DMA2_2_NEXT_DESC_PTR 0xFFC00C80 /* DMA2 Channel 2 Next Descripter Ptr Reg */
  514. #define DMA2_2_START_ADDR 0xFFC00C84 /* DMA2 Channel 2 Start Address */
  515. #define DMA2_2_X_COUNT 0xFFC00C90 /* DMA2 Channel 2 Inner Loop Count */
  516. #define DMA2_2_Y_COUNT 0xFFC00C98 /* DMA2 Channel 2 Outer Loop Count */
  517. #define DMA2_2_X_MODIFY 0xFFC00C94 /* DMA2 Channel 2 Inner Loop Addr Increment */
  518. #define DMA2_2_Y_MODIFY 0xFFC00C9C /* DMA2 Channel 2 Outer Loop Addr Increment */
  519. #define DMA2_2_CURR_DESC_PTR 0xFFC00CA0 /* DMA2 Channel 2 Current Descriptor Pointer */
  520. #define DMA2_2_CURR_ADDR 0xFFC00CA4 /* DMA2 Channel 2 Current Address Pointer */
  521. #define DMA2_2_CURR_X_COUNT 0xFFC00CB0 /* DMA2 Channel 2 Current Inner Loop Count */
  522. #define DMA2_2_CURR_Y_COUNT 0xFFC00CB8 /* DMA2 Channel 2 Current Outer Loop Count */
  523. #define DMA2_2_IRQ_STATUS 0xFFC00CA8 /* DMA2 Channel 2 Interrupt/Status Register */
  524. #define DMA2_2_PERIPHERAL_MAP 0xFFC00CAC /* DMA2 Channel 2 Peripheral Map Register */
  525. #define DMA2_3_CONFIG 0xFFC00CC8 /* DMA2 Channel 3 Configuration register */
  526. #define DMA2_3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA2 Channel 3 Next Descripter Ptr Reg */
  527. #define DMA2_3_START_ADDR 0xFFC00CC4 /* DMA2 Channel 3 Start Address */
  528. #define DMA2_3_X_COUNT 0xFFC00CD0 /* DMA2 Channel 3 Inner Loop Count */
  529. #define DMA2_3_Y_COUNT 0xFFC00CD8 /* DMA2 Channel 3 Outer Loop Count */
  530. #define DMA2_3_X_MODIFY 0xFFC00CD4 /* DMA2 Channel 3 Inner Loop Addr Increment */
  531. #define DMA2_3_Y_MODIFY 0xFFC00CDC /* DMA2 Channel 3 Outer Loop Addr Increment */
  532. #define DMA2_3_CURR_DESC_PTR 0xFFC00CE0 /* DMA2 Channel 3 Current Descriptor Pointer */
  533. #define DMA2_3_CURR_ADDR 0xFFC00CE4 /* DMA2 Channel 3 Current Address Pointer */
  534. #define DMA2_3_CURR_X_COUNT 0xFFC00CF0 /* DMA2 Channel 3 Current Inner Loop Count */
  535. #define DMA2_3_CURR_Y_COUNT 0xFFC00CF8 /* DMA2 Channel 3 Current Outer Loop Count */
  536. #define DMA2_3_IRQ_STATUS 0xFFC00CE8 /* DMA2 Channel 3 Interrupt/Status Register */
  537. #define DMA2_3_PERIPHERAL_MAP 0xFFC00CEC /* DMA2 Channel 3 Peripheral Map Register */
  538. #define DMA2_4_CONFIG 0xFFC00D08 /* DMA2 Channel 4 Configuration register */
  539. #define DMA2_4_NEXT_DESC_PTR 0xFFC00D00 /* DMA2 Channel 4 Next Descripter Ptr Reg */
  540. #define DMA2_4_START_ADDR 0xFFC00D04 /* DMA2 Channel 4 Start Address */
  541. #define DMA2_4_X_COUNT 0xFFC00D10 /* DMA2 Channel 4 Inner Loop Count */
  542. #define DMA2_4_Y_COUNT 0xFFC00D18 /* DMA2 Channel 4 Outer Loop Count */
  543. #define DMA2_4_X_MODIFY 0xFFC00D14 /* DMA2 Channel 4 Inner Loop Addr Increment */
  544. #define DMA2_4_Y_MODIFY 0xFFC00D1C /* DMA2 Channel 4 Outer Loop Addr Increment */
  545. #define DMA2_4_CURR_DESC_PTR 0xFFC00D20 /* DMA2 Channel 4 Current Descriptor Pointer */
  546. #define DMA2_4_CURR_ADDR 0xFFC00D24 /* DMA2 Channel 4 Current Address Pointer */
  547. #define DMA2_4_CURR_X_COUNT 0xFFC00D30 /* DMA2 Channel 4 Current Inner Loop Count */
  548. #define DMA2_4_CURR_Y_COUNT 0xFFC00D38 /* DMA2 Channel 4 Current Outer Loop Count */
  549. #define DMA2_4_IRQ_STATUS 0xFFC00D28 /* DMA2 Channel 4 Interrupt/Status Register */
  550. #define DMA2_4_PERIPHERAL_MAP 0xFFC00D2C /* DMA2 Channel 4 Peripheral Map Register */
  551. #define DMA2_5_CONFIG 0xFFC00D48 /* DMA2 Channel 5 Configuration register */
  552. #define DMA2_5_NEXT_DESC_PTR 0xFFC00D40 /* DMA2 Channel 5 Next Descripter Ptr Reg */
  553. #define DMA2_5_START_ADDR 0xFFC00D44 /* DMA2 Channel 5 Start Address */
  554. #define DMA2_5_X_COUNT 0xFFC00D50 /* DMA2 Channel 5 Inner Loop Count */
  555. #define DMA2_5_Y_COUNT 0xFFC00D58 /* DMA2 Channel 5 Outer Loop Count */
  556. #define DMA2_5_X_MODIFY 0xFFC00D54 /* DMA2 Channel 5 Inner Loop Addr Increment */
  557. #define DMA2_5_Y_MODIFY 0xFFC00D5C /* DMA2 Channel 5 Outer Loop Addr Increment */
  558. #define DMA2_5_CURR_DESC_PTR 0xFFC00D60 /* DMA2 Channel 5 Current Descriptor Pointer */
  559. #define DMA2_5_CURR_ADDR 0xFFC00D64 /* DMA2 Channel 5 Current Address Pointer */
  560. #define DMA2_5_CURR_X_COUNT 0xFFC00D70 /* DMA2 Channel 5 Current Inner Loop Count */
  561. #define DMA2_5_CURR_Y_COUNT 0xFFC00D78 /* DMA2 Channel 5 Current Outer Loop Count */
  562. #define DMA2_5_IRQ_STATUS 0xFFC00D68 /* DMA2 Channel 5 Interrupt/Status Register */
  563. #define DMA2_5_PERIPHERAL_MAP 0xFFC00D6C /* DMA2 Channel 5 Peripheral Map Register */
  564. #define DMA2_6_CONFIG 0xFFC00D88 /* DMA2 Channel 6 Configuration register */
  565. #define DMA2_6_NEXT_DESC_PTR 0xFFC00D80 /* DMA2 Channel 6 Next Descripter Ptr Reg */
  566. #define DMA2_6_START_ADDR 0xFFC00D84 /* DMA2 Channel 6 Start Address */
  567. #define DMA2_6_X_COUNT 0xFFC00D90 /* DMA2 Channel 6 Inner Loop Count */
  568. #define DMA2_6_Y_COUNT 0xFFC00D98 /* DMA2 Channel 6 Outer Loop Count */
  569. #define DMA2_6_X_MODIFY 0xFFC00D94 /* DMA2 Channel 6 Inner Loop Addr Increment */
  570. #define DMA2_6_Y_MODIFY 0xFFC00D9C /* DMA2 Channel 6 Outer Loop Addr Increment */
  571. #define DMA2_6_CURR_DESC_PTR 0xFFC00DA0 /* DMA2 Channel 6 Current Descriptor Pointer */
  572. #define DMA2_6_CURR_ADDR 0xFFC00DA4 /* DMA2 Channel 6 Current Address Pointer */
  573. #define DMA2_6_CURR_X_COUNT 0xFFC00DB0 /* DMA2 Channel 6 Current Inner Loop Count */
  574. #define DMA2_6_CURR_Y_COUNT 0xFFC00DB8 /* DMA2 Channel 6 Current Outer Loop Count */
  575. #define DMA2_6_IRQ_STATUS 0xFFC00DA8 /* DMA2 Channel 6 Interrupt/Status Register */
  576. #define DMA2_6_PERIPHERAL_MAP 0xFFC00DAC /* DMA2 Channel 6 Peripheral Map Register */
  577. #define DMA2_7_CONFIG 0xFFC00DC8 /* DMA2 Channel 7 Configuration register */
  578. #define DMA2_7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA2 Channel 7 Next Descripter Ptr Reg */
  579. #define DMA2_7_START_ADDR 0xFFC00DC4 /* DMA2 Channel 7 Start Address */
  580. #define DMA2_7_X_COUNT 0xFFC00DD0 /* DMA2 Channel 7 Inner Loop Count */
  581. #define DMA2_7_Y_COUNT 0xFFC00DD8 /* DMA2 Channel 7 Outer Loop Count */
  582. #define DMA2_7_X_MODIFY 0xFFC00DD4 /* DMA2 Channel 7 Inner Loop Addr Increment */
  583. #define DMA2_7_Y_MODIFY 0xFFC00DDC /* DMA2 Channel 7 Outer Loop Addr Increment */
  584. #define DMA2_7_CURR_DESC_PTR 0xFFC00DE0 /* DMA2 Channel 7 Current Descriptor Pointer */
  585. #define DMA2_7_CURR_ADDR 0xFFC00DE4 /* DMA2 Channel 7 Current Address Pointer */
  586. #define DMA2_7_CURR_X_COUNT 0xFFC00DF0 /* DMA2 Channel 7 Current Inner Loop Count */
  587. #define DMA2_7_CURR_Y_COUNT 0xFFC00DF8 /* DMA2 Channel 7 Current Outer Loop Count */
  588. #define DMA2_7_IRQ_STATUS 0xFFC00DE8 /* DMA2 Channel 7 Interrupt/Status Register */
  589. #define DMA2_7_PERIPHERAL_MAP 0xFFC00DEC /* DMA2 Channel 7 Peripheral Map Register */
  590. #define DMA2_8_CONFIG 0xFFC00E08 /* DMA2 Channel 8 Configuration register */
  591. #define DMA2_8_NEXT_DESC_PTR 0xFFC00E00 /* DMA2 Channel 8 Next Descripter Ptr Reg */
  592. #define DMA2_8_START_ADDR 0xFFC00E04 /* DMA2 Channel 8 Start Address */
  593. #define DMA2_8_X_COUNT 0xFFC00E10 /* DMA2 Channel 8 Inner Loop Count */
  594. #define DMA2_8_Y_COUNT 0xFFC00E18 /* DMA2 Channel 8 Outer Loop Count */
  595. #define DMA2_8_X_MODIFY 0xFFC00E14 /* DMA2 Channel 8 Inner Loop Addr Increment */
  596. #define DMA2_8_Y_MODIFY 0xFFC00E1C /* DMA2 Channel 8 Outer Loop Addr Increment */
  597. #define DMA2_8_CURR_DESC_PTR 0xFFC00E20 /* DMA2 Channel 8 Current Descriptor Pointer */
  598. #define DMA2_8_CURR_ADDR 0xFFC00E24 /* DMA2 Channel 8 Current Address Pointer */
  599. #define DMA2_8_CURR_X_COUNT 0xFFC00E30 /* DMA2 Channel 8 Current Inner Loop Count */
  600. #define DMA2_8_CURR_Y_COUNT 0xFFC00E38 /* DMA2 Channel 8 Current Outer Loop Count */
  601. #define DMA2_8_IRQ_STATUS 0xFFC00E28 /* DMA2 Channel 8 Interrupt/Status Register */
  602. #define DMA2_8_PERIPHERAL_MAP 0xFFC00E2C /* DMA2 Channel 8 Peripheral Map Register */
  603. #define DMA2_9_CONFIG 0xFFC00E48 /* DMA2 Channel 9 Configuration register */
  604. #define DMA2_9_NEXT_DESC_PTR 0xFFC00E40 /* DMA2 Channel 9 Next Descripter Ptr Reg */
  605. #define DMA2_9_START_ADDR 0xFFC00E44 /* DMA2 Channel 9 Start Address */
  606. #define DMA2_9_X_COUNT 0xFFC00E50 /* DMA2 Channel 9 Inner Loop Count */
  607. #define DMA2_9_Y_COUNT 0xFFC00E58 /* DMA2 Channel 9 Outer Loop Count */
  608. #define DMA2_9_X_MODIFY 0xFFC00E54 /* DMA2 Channel 9 Inner Loop Addr Increment */
  609. #define DMA2_9_Y_MODIFY 0xFFC00E5C /* DMA2 Channel 9 Outer Loop Addr Increment */
  610. #define DMA2_9_CURR_DESC_PTR 0xFFC00E60 /* DMA2 Channel 9 Current Descriptor Pointer */
  611. #define DMA2_9_CURR_ADDR 0xFFC00E64 /* DMA2 Channel 9 Current Address Pointer */
  612. #define DMA2_9_CURR_X_COUNT 0xFFC00E70 /* DMA2 Channel 9 Current Inner Loop Count */
  613. #define DMA2_9_CURR_Y_COUNT 0xFFC00E78 /* DMA2 Channel 9 Current Outer Loop Count */
  614. #define DMA2_9_IRQ_STATUS 0xFFC00E68 /* DMA2 Channel 9 Interrupt/Status Register */
  615. #define DMA2_9_PERIPHERAL_MAP 0xFFC00E6C /* DMA2 Channel 9 Peripheral Map Register */
  616. #define DMA2_10_CONFIG 0xFFC00E88 /* DMA2 Channel 10 Configuration register */
  617. #define DMA2_10_NEXT_DESC_PTR 0xFFC00E80 /* DMA2 Channel 10 Next Descripter Ptr Reg */
  618. #define DMA2_10_START_ADDR 0xFFC00E84 /* DMA2 Channel 10 Start Address */
  619. #define DMA2_10_X_COUNT 0xFFC00E90 /* DMA2 Channel 10 Inner Loop Count */
  620. #define DMA2_10_Y_COUNT 0xFFC00E98 /* DMA2 Channel 10 Outer Loop Count */
  621. #define DMA2_10_X_MODIFY 0xFFC00E94 /* DMA2 Channel 10 Inner Loop Addr Increment */
  622. #define DMA2_10_Y_MODIFY 0xFFC00E9C /* DMA2 Channel 10 Outer Loop Addr Increment */
  623. #define DMA2_10_CURR_DESC_PTR 0xFFC00EA0 /* DMA2 Channel 10 Current Descriptor Pointer */
  624. #define DMA2_10_CURR_ADDR 0xFFC00EA4 /* DMA2 Channel 10 Current Address Pointer */
  625. #define DMA2_10_CURR_X_COUNT 0xFFC00EB0 /* DMA2 Channel 10 Current Inner Loop Count */
  626. #define DMA2_10_CURR_Y_COUNT 0xFFC00EB8 /* DMA2 Channel 10 Current Outer Loop Count */
  627. #define DMA2_10_IRQ_STATUS 0xFFC00EA8 /* DMA2 Channel 10 Interrupt/Status Register */
  628. #define DMA2_10_PERIPHERAL_MAP 0xFFC00EAC /* DMA2 Channel 10 Peripheral Map Register */
  629. #define DMA2_11_CONFIG 0xFFC00EC8 /* DMA2 Channel 11 Configuration register */
  630. #define DMA2_11_NEXT_DESC_PTR 0xFFC00EC0 /* DMA2 Channel 11 Next Descripter Ptr Reg */
  631. #define DMA2_11_START_ADDR 0xFFC00EC4 /* DMA2 Channel 11 Start Address */
  632. #define DMA2_11_X_COUNT 0xFFC00ED0 /* DMA2 Channel 11 Inner Loop Count */
  633. #define DMA2_11_Y_COUNT 0xFFC00ED8 /* DMA2 Channel 11 Outer Loop Count */
  634. #define DMA2_11_X_MODIFY 0xFFC00ED4 /* DMA2 Channel 11 Inner Loop Addr Increment */
  635. #define DMA2_11_Y_MODIFY 0xFFC00EDC /* DMA2 Channel 11 Outer Loop Addr Increment */
  636. #define DMA2_11_CURR_DESC_PTR 0xFFC00EE0 /* DMA2 Channel 11 Current Descriptor Pointer */
  637. #define DMA2_11_CURR_ADDR 0xFFC00EE4 /* DMA2 Channel 11 Current Address Pointer */
  638. #define DMA2_11_CURR_X_COUNT 0xFFC00EF0 /* DMA2 Channel 11 Current Inner Loop Count */
  639. #define DMA2_11_CURR_Y_COUNT 0xFFC00EF8 /* DMA2 Channel 11 Current Outer Loop Count */
  640. #define DMA2_11_IRQ_STATUS 0xFFC00EE8 /* DMA2 Channel 11 Interrupt/Status Register */
  641. #define DMA2_11_PERIPHERAL_MAP 0xFFC00EEC /* DMA2 Channel 11 Peripheral Map Register */
  642. /* Memory DMA2 Controller registers (0xFFC0 0E80-0xFFC0 0FFF) */
  643. #define MDMA_D2_CONFIG 0xFFC00F08 /*MemDMA2 Stream 0 Destination Configuration register */
  644. #define MDMA_D2_NEXT_DESC_PTR 0xFFC00F00 /*MemDMA2 Stream 0 Destination Next Descriptor Ptr Reg */
  645. #define MDMA_D2_START_ADDR 0xFFC00F04 /*MemDMA2 Stream 0 Destination Start Address */
  646. #define MDMA_D2_X_COUNT 0xFFC00F10 /*MemDMA2 Stream 0 Dest Inner-Loop Count register */
  647. #define MDMA_D2_Y_COUNT 0xFFC00F18 /*MemDMA2 Stream 0 Dest Outer-Loop Count register */
  648. #define MDMA_D2_X_MODIFY 0xFFC00F14 /*MemDMA2 Stream 0 Dest Inner-Loop Address-Increment */
  649. #define MDMA_D2_Y_MODIFY 0xFFC00F1C /*MemDMA2 Stream 0 Dest Outer-Loop Address-Increment */
  650. #define MDMA_D2_CURR_DESC_PTR 0xFFC00F20 /*MemDMA2 Stream 0 Dest Current Descriptor Ptr reg */
  651. #define MDMA_D2_CURR_ADDR 0xFFC00F24 /*MemDMA2 Stream 0 Destination Current Address */
  652. #define MDMA_D2_CURR_X_COUNT 0xFFC00F30 /*MemDMA2 Stream 0 Dest Current Inner-Loop Count reg */
  653. #define MDMA_D2_CURR_Y_COUNT 0xFFC00F38 /*MemDMA2 Stream 0 Dest Current Outer-Loop Count reg */
  654. #define MDMA_D2_IRQ_STATUS 0xFFC00F28 /*MemDMA2 Stream 0 Dest Interrupt/Status Register */
  655. #define MDMA_D2_PERIPHERAL_MAP 0xFFC00F2C /*MemDMA2 Stream 0 Destination Peripheral Map register */
  656. #define MDMA_S2_CONFIG 0xFFC00F48 /*MemDMA2 Stream 0 Source Configuration register */
  657. #define MDMA_S2_NEXT_DESC_PTR 0xFFC00F40 /*MemDMA2 Stream 0 Source Next Descriptor Ptr Reg */
  658. #define MDMA_S2_START_ADDR 0xFFC00F44 /*MemDMA2 Stream 0 Source Start Address */
  659. #define MDMA_S2_X_COUNT 0xFFC00F50 /*MemDMA2 Stream 0 Source Inner-Loop Count register */
  660. #define MDMA_S2_Y_COUNT 0xFFC00F58 /*MemDMA2 Stream 0 Source Outer-Loop Count register */
  661. #define MDMA_S2_X_MODIFY 0xFFC00F54 /*MemDMA2 Stream 0 Src Inner-Loop Addr-Increment reg */
  662. #define MDMA_S2_Y_MODIFY 0xFFC00F5C /*MemDMA2 Stream 0 Src Outer-Loop Addr-Increment reg */
  663. #define MDMA_S2_CURR_DESC_PTR 0xFFC00F60 /*MemDMA2 Stream 0 Source Current Descriptor Ptr reg */
  664. #define MDMA_S2_CURR_ADDR 0xFFC00F64 /*MemDMA2 Stream 0 Source Current Address */
  665. #define MDMA_S2_CURR_X_COUNT 0xFFC00F70 /*MemDMA2 Stream 0 Src Current Inner-Loop Count reg */
  666. #define MDMA_S2_CURR_Y_COUNT 0xFFC00F78 /*MemDMA2 Stream 0 Src Current Outer-Loop Count reg */
  667. #define MDMA_S2_IRQ_STATUS 0xFFC00F68 /*MemDMA2 Stream 0 Source Interrupt/Status Register */
  668. #define MDMA_S2_PERIPHERAL_MAP 0xFFC00F6C /*MemDMA2 Stream 0 Source Peripheral Map register */
  669. #define MDMA_D3_CONFIG 0xFFC00F88 /*MemDMA2 Stream 1 Destination Configuration register */
  670. #define MDMA_D3_NEXT_DESC_PTR 0xFFC00F80 /*MemDMA2 Stream 1 Destination Next Descriptor Ptr Reg */
  671. #define MDMA_D3_START_ADDR 0xFFC00F84 /*MemDMA2 Stream 1 Destination Start Address */
  672. #define MDMA_D3_X_COUNT 0xFFC00F90 /*MemDMA2 Stream 1 Dest Inner-Loop Count register */
  673. #define MDMA_D3_Y_COUNT 0xFFC00F98 /*MemDMA2 Stream 1 Dest Outer-Loop Count register */
  674. #define MDMA_D3_X_MODIFY 0xFFC00F94 /*MemDMA2 Stream 1 Dest Inner-Loop Address-Increment */
  675. #define MDMA_D3_Y_MODIFY 0xFFC00F9C /*MemDMA2 Stream 1 Dest Outer-Loop Address-Increment */
  676. #define MDMA_D3_CURR_DESC_PTR 0xFFC00FA0 /*MemDMA2 Stream 1 Destination Current Descriptor Ptr */
  677. #define MDMA_D3_CURR_ADDR 0xFFC00FA4 /*MemDMA2 Stream 1 Destination Current Address reg */
  678. #define MDMA_D3_CURR_X_COUNT 0xFFC00FB0 /*MemDMA2 Stream 1 Dest Current Inner-Loop Count reg */
  679. #define MDMA_D3_CURR_Y_COUNT 0xFFC00FB8 /*MemDMA2 Stream 1 Dest Current Outer-Loop Count reg */
  680. #define MDMA_D3_IRQ_STATUS 0xFFC00FA8 /*MemDMA2 Stream 1 Destination Interrupt/Status Reg */
  681. #define MDMA_D3_PERIPHERAL_MAP 0xFFC00FAC /*MemDMA2 Stream 1 Destination Peripheral Map register */
  682. #define MDMA_S3_CONFIG 0xFFC00FC8 /*MemDMA2 Stream 1 Source Configuration register */
  683. #define MDMA_S3_NEXT_DESC_PTR 0xFFC00FC0 /*MemDMA2 Stream 1 Source Next Descriptor Ptr Reg */
  684. #define MDMA_S3_START_ADDR 0xFFC00FC4 /*MemDMA2 Stream 1 Source Start Address */
  685. #define MDMA_S3_X_COUNT 0xFFC00FD0 /*MemDMA2 Stream 1 Source Inner-Loop Count register */
  686. #define MDMA_S3_Y_COUNT 0xFFC00FD8 /*MemDMA2 Stream 1 Source Outer-Loop Count register */
  687. #define MDMA_S3_X_MODIFY 0xFFC00FD4 /*MemDMA2 Stream 1 Src Inner-Loop Address-Increment */
  688. #define MDMA_S3_Y_MODIFY 0xFFC00FDC /*MemDMA2 Stream 1 Source Outer-Loop Address-Increment */
  689. #define MDMA_S3_CURR_DESC_PTR 0xFFC00FE0 /*MemDMA2 Stream 1 Source Current Descriptor Ptr reg */
  690. #define MDMA_S3_CURR_ADDR 0xFFC00FE4 /*MemDMA2 Stream 1 Source Current Address */
  691. #define MDMA_S3_CURR_X_COUNT 0xFFC00FF0 /*MemDMA2 Stream 1 Source Current Inner-Loop Count */
  692. #define MDMA_S3_CURR_Y_COUNT 0xFFC00FF8 /*MemDMA2 Stream 1 Source Current Outer-Loop Count */
  693. #define MDMA_S3_IRQ_STATUS 0xFFC00FE8 /*MemDMA2 Stream 1 Source Interrupt/Status Register */
  694. #define MDMA_S3_PERIPHERAL_MAP 0xFFC00FEC /*MemDMA2 Stream 1 Source Peripheral Map register */
  695. /* Internal Memory DMA Registers (0xFFC0_1800 - 0xFFC0_19FF) */
  696. #define IMDMA_D0_CONFIG 0xFFC01808 /*IMDMA Stream 0 Destination Configuration */
  697. #define IMDMA_D0_NEXT_DESC_PTR 0xFFC01800 /*IMDMA Stream 0 Destination Next Descriptor Ptr Reg */
  698. #define IMDMA_D0_START_ADDR 0xFFC01804 /*IMDMA Stream 0 Destination Start Address */
  699. #define IMDMA_D0_X_COUNT 0xFFC01810 /*IMDMA Stream 0 Destination Inner-Loop Count */
  700. #define IMDMA_D0_Y_COUNT 0xFFC01818 /*IMDMA Stream 0 Destination Outer-Loop Count */
  701. #define IMDMA_D0_X_MODIFY 0xFFC01814 /*IMDMA Stream 0 Dest Inner-Loop Address-Increment */
  702. #define IMDMA_D0_Y_MODIFY 0xFFC0181C /*IMDMA Stream 0 Dest Outer-Loop Address-Increment */
  703. #define IMDMA_D0_CURR_DESC_PTR 0xFFC01820 /*IMDMA Stream 0 Destination Current Descriptor Ptr */
  704. #define IMDMA_D0_CURR_ADDR 0xFFC01824 /*IMDMA Stream 0 Destination Current Address */
  705. #define IMDMA_D0_CURR_X_COUNT 0xFFC01830 /*IMDMA Stream 0 Destination Current Inner-Loop Count */
  706. #define IMDMA_D0_CURR_Y_COUNT 0xFFC01838 /*IMDMA Stream 0 Destination Current Outer-Loop Count */
  707. #define IMDMA_D0_IRQ_STATUS 0xFFC01828 /*IMDMA Stream 0 Destination Interrupt/Status */
  708. #define IMDMA_S0_CONFIG 0xFFC01848 /*IMDMA Stream 0 Source Configuration */
  709. #define IMDMA_S0_NEXT_DESC_PTR 0xFFC01840 /*IMDMA Stream 0 Source Next Descriptor Ptr Reg */
  710. #define IMDMA_S0_START_ADDR 0xFFC01844 /*IMDMA Stream 0 Source Start Address */
  711. #define IMDMA_S0_X_COUNT 0xFFC01850 /*IMDMA Stream 0 Source Inner-Loop Count */
  712. #define IMDMA_S0_Y_COUNT 0xFFC01858 /*IMDMA Stream 0 Source Outer-Loop Count */
  713. #define IMDMA_S0_X_MODIFY 0xFFC01854 /*IMDMA Stream 0 Source Inner-Loop Address-Increment */
  714. #define IMDMA_S0_Y_MODIFY 0xFFC0185C /*IMDMA Stream 0 Source Outer-Loop Address-Increment */
  715. #define IMDMA_S0_CURR_DESC_PTR 0xFFC01860 /*IMDMA Stream 0 Source Current Descriptor Ptr reg */
  716. #define IMDMA_S0_CURR_ADDR 0xFFC01864 /*IMDMA Stream 0 Source Current Address */
  717. #define IMDMA_S0_CURR_X_COUNT 0xFFC01870 /*IMDMA Stream 0 Source Current Inner-Loop Count */
  718. #define IMDMA_S0_CURR_Y_COUNT 0xFFC01878 /*IMDMA Stream 0 Source Current Outer-Loop Count */
  719. #define IMDMA_S0_IRQ_STATUS 0xFFC01868 /*IMDMA Stream 0 Source Interrupt/Status */
  720. #define IMDMA_D1_CONFIG 0xFFC01888 /*IMDMA Stream 1 Destination Configuration */
  721. #define IMDMA_D1_NEXT_DESC_PTR 0xFFC01880 /*IMDMA Stream 1 Destination Next Descriptor Ptr Reg */
  722. #define IMDMA_D1_START_ADDR 0xFFC01884 /*IMDMA Stream 1 Destination Start Address */
  723. #define IMDMA_D1_X_COUNT 0xFFC01890 /*IMDMA Stream 1 Destination Inner-Loop Count */
  724. #define IMDMA_D1_Y_COUNT 0xFFC01898 /*IMDMA Stream 1 Destination Outer-Loop Count */
  725. #define IMDMA_D1_X_MODIFY 0xFFC01894 /*IMDMA Stream 1 Dest Inner-Loop Address-Increment */
  726. #define IMDMA_D1_Y_MODIFY 0xFFC0189C /*IMDMA Stream 1 Dest Outer-Loop Address-Increment */
  727. #define IMDMA_D1_CURR_DESC_PTR 0xFFC018A0 /*IMDMA Stream 1 Destination Current Descriptor Ptr */
  728. #define IMDMA_D1_CURR_ADDR 0xFFC018A4 /*IMDMA Stream 1 Destination Current Address */
  729. #define IMDMA_D1_CURR_X_COUNT 0xFFC018B0 /*IMDMA Stream 1 Destination Current Inner-Loop Count */
  730. #define IMDMA_D1_CURR_Y_COUNT 0xFFC018B8 /*IMDMA Stream 1 Destination Current Outer-Loop Count */
  731. #define IMDMA_D1_IRQ_STATUS 0xFFC018A8 /*IMDMA Stream 1 Destination Interrupt/Status */
  732. #define IMDMA_S1_CONFIG 0xFFC018C8 /*IMDMA Stream 1 Source Configuration */
  733. #define IMDMA_S1_NEXT_DESC_PTR 0xFFC018C0 /*IMDMA Stream 1 Source Next Descriptor Ptr Reg */
  734. #define IMDMA_S1_START_ADDR 0xFFC018C4 /*IMDMA Stream 1 Source Start Address */
  735. #define IMDMA_S1_X_COUNT 0xFFC018D0 /*IMDMA Stream 1 Source Inner-Loop Count */
  736. #define IMDMA_S1_Y_COUNT 0xFFC018D8 /*IMDMA Stream 1 Source Outer-Loop Count */
  737. #define IMDMA_S1_X_MODIFY 0xFFC018D4 /*IMDMA Stream 1 Source Inner-Loop Address-Increment */
  738. #define IMDMA_S1_Y_MODIFY 0xFFC018DC /*IMDMA Stream 1 Source Outer-Loop Address-Increment */
  739. #define IMDMA_S1_CURR_DESC_PTR 0xFFC018E0 /*IMDMA Stream 1 Source Current Descriptor Ptr reg */
  740. #define IMDMA_S1_CURR_ADDR 0xFFC018E4 /*IMDMA Stream 1 Source Current Address */
  741. #define IMDMA_S1_CURR_X_COUNT 0xFFC018F0 /*IMDMA Stream 1 Source Current Inner-Loop Count */
  742. #define IMDMA_S1_CURR_Y_COUNT 0xFFC018F8 /*IMDMA Stream 1 Source Current Outer-Loop Count */
  743. #define IMDMA_S1_IRQ_STATUS 0xFFC018E8 /*IMDMA Stream 1 Source Interrupt/Status */
  744. /*********************************************************************************** */
  745. /* System MMR Register Bits */
  746. /******************************************************************************* */
  747. /* CHIPID Masks */
  748. #define CHIPID_VERSION 0xF0000000
  749. #define CHIPID_FAMILY 0x0FFFF000
  750. #define CHIPID_MANUFACTURE 0x00000FFE
  751. /* SICA_SYSCR Masks */
  752. #define COREB_SRAM_INIT 0x0020
  753. /* SWRST Mask */
  754. #define SYSTEM_RESET 0x0007 /* Initiates a system software reset */
  755. #define DOUBLE_FAULT_A 0x0008 /* Core A Double Fault Causes Reset */
  756. #define DOUBLE_FAULT_B 0x0010 /* Core B Double Fault Causes Reset */
  757. #define SWRST_DBL_FAULT_A 0x0800 /* SWRST Core A Double Fault */
  758. #define SWRST_DBL_FAULT_B 0x1000 /* SWRST Core B Double Fault */
  759. #define SWRST_WDT_B 0x2000 /* SWRST Watchdog B */
  760. #define SWRST_WDT_A 0x4000 /* SWRST Watchdog A */
  761. #define SWRST_OCCURRED 0x8000 /* SWRST Status */
  762. /* ************* SYSTEM INTERRUPT CONTROLLER MASKS ***************** */
  763. /* SICu_IARv Masks */
  764. /* u = A or B */
  765. /* v = 0 to 7 */
  766. /* w = 0 or 1 */
  767. /* Per_number = 0 to 63 */
  768. /* IVG_number = 7 to 15 */
  769. #define Peripheral_IVG(Per_number, IVG_number) \
  770. ((IVG_number) - 7) << (((Per_number) % 8) * 4) /* Peripheral #Per_number assigned IVG #IVG_number */
  771. /* Usage: r0.l = lo(Peripheral_IVG(62, 10)); */
  772. /* r0.h = hi(Peripheral_IVG(62, 10)); */
  773. /* SICx_IMASKw Masks */
  774. /* masks are 32 bit wide, so two writes reguired for "64 bit" wide registers */
  775. #define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
  776. #define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
  777. #define SIC_MASK(x) (1 << (x)) /* Mask Peripheral #x interrupt */
  778. #define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << (x))) /* Unmask Peripheral #x interrupt */
  779. /* SIC_IWR Masks */
  780. #define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
  781. #define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
  782. /* x = pos 0 to 31, for 32-63 use value-32 */
  783. #define IWR_ENABLE(x) (1 << (x)) /* Wakeup Enable Peripheral #x */
  784. #define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << (x))) /* Wakeup Disable Peripheral #x */
  785. /* ********* PARALLEL PERIPHERAL INTERFACE (PPI) MASKS **************** */
  786. /* PPI_CONTROL Masks */
  787. #define PORT_EN 0x00000001 /* PPI Port Enable */
  788. #define PORT_DIR 0x00000002 /* PPI Port Direction */
  789. #define XFR_TYPE 0x0000000C /* PPI Transfer Type */
  790. #define PORT_CFG 0x00000030 /* PPI Port Configuration */
  791. #define FLD_SEL 0x00000040 /* PPI Active Field Select */
  792. #define PACK_EN 0x00000080 /* PPI Packing Mode */
  793. #define DMA32 0x00000100 /* PPI 32-bit DMA Enable */
  794. #define SKIP_EN 0x00000200 /* PPI Skip Element Enable */
  795. #define SKIP_EO 0x00000400 /* PPI Skip Even/Odd Elements */
  796. #define DLENGTH 0x00003800 /* PPI Data Length */
  797. #define DLEN_8 0x0 /* PPI Data Length mask for DLEN=8 */
  798. #define DLEN(x) (((x-9) & 0x07) << 11) /* PPI Data Length (only works for x=10-->x=16) */
  799. #define DLEN_10 0x00000800 /* Data Length = 10 Bits */
  800. #define DLEN_11 0x00001000 /* Data Length = 11 Bits */
  801. #define DLEN_12 0x00001800 /* Data Length = 12 Bits */
  802. #define DLEN_13 0x00002000 /* Data Length = 13 Bits */
  803. #define DLEN_14 0x00002800 /* Data Length = 14 Bits */
  804. #define DLEN_15 0x00003000 /* Data Length = 15 Bits */
  805. #define DLEN_16 0x00003800 /* Data Length = 16 Bits */
  806. #define POL 0x0000C000 /* PPI Signal Polarities */
  807. #define POLC 0x4000 /* PPI Clock Polarity */
  808. #define POLS 0x8000 /* PPI Frame Sync Polarity */
  809. /* PPI_STATUS Masks */
  810. #define FLD 0x00000400 /* Field Indicator */
  811. #define FT_ERR 0x00000800 /* Frame Track Error */
  812. #define OVR 0x00001000 /* FIFO Overflow Error */
  813. #define UNDR 0x00002000 /* FIFO Underrun Error */
  814. #define ERR_DET 0x00004000 /* Error Detected Indicator */
  815. #define ERR_NCOR 0x00008000 /* Error Not Corrected Indicator */
  816. /* ********** DMA CONTROLLER MASKS *********************8 */
  817. /* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP, IMDMA_yy_PERIPHERAL_MAP Masks */
  818. #define CTYPE 0x00000040 /* DMA Channel Type Indicator */
  819. #define CTYPE_P 6 /* DMA Channel Type Indicator BIT POSITION */
  820. #define PCAP8 0x00000080 /* DMA 8-bit Operation Indicator */
  821. #define PCAP16 0x00000100 /* DMA 16-bit Operation Indicator */
  822. #define PCAP32 0x00000200 /* DMA 32-bit Operation Indicator */
  823. #define PCAPWR 0x00000400 /* DMA Write Operation Indicator */
  824. #define PCAPRD 0x00000800 /* DMA Read Operation Indicator */
  825. #define PMAP 0x00007000 /* DMA Peripheral Map Field */
  826. /* ************* GENERAL PURPOSE TIMER MASKS ******************** */
  827. /* PWM Timer bit definitions */
  828. /* TIMER_ENABLE Register */
  829. #define TIMEN0 0x0001
  830. #define TIMEN1 0x0002
  831. #define TIMEN2 0x0004
  832. #define TIMEN3 0x0008
  833. #define TIMEN4 0x0010
  834. #define TIMEN5 0x0020
  835. #define TIMEN6 0x0040
  836. #define TIMEN7 0x0080
  837. #define TIMEN8 0x0001
  838. #define TIMEN9 0x0002
  839. #define TIMEN10 0x0004
  840. #define TIMEN11 0x0008
  841. #define TIMEN0_P 0x00
  842. #define TIMEN1_P 0x01
  843. #define TIMEN2_P 0x02
  844. #define TIMEN3_P 0x03
  845. #define TIMEN4_P 0x04
  846. #define TIMEN5_P 0x05
  847. #define TIMEN6_P 0x06
  848. #define TIMEN7_P 0x07
  849. #define TIMEN8_P 0x00
  850. #define TIMEN9_P 0x01
  851. #define TIMEN10_P 0x02
  852. #define TIMEN11_P 0x03
  853. /* TIMER_DISABLE Register */
  854. #define TIMDIS0 0x0001
  855. #define TIMDIS1 0x0002
  856. #define TIMDIS2 0x0004
  857. #define TIMDIS3 0x0008
  858. #define TIMDIS4 0x0010
  859. #define TIMDIS5 0x0020
  860. #define TIMDIS6 0x0040
  861. #define TIMDIS7 0x0080
  862. #define TIMDIS8 0x0001
  863. #define TIMDIS9 0x0002
  864. #define TIMDIS10 0x0004
  865. #define TIMDIS11 0x0008
  866. #define TIMDIS0_P 0x00
  867. #define TIMDIS1_P 0x01
  868. #define TIMDIS2_P 0x02
  869. #define TIMDIS3_P 0x03
  870. #define TIMDIS4_P 0x04
  871. #define TIMDIS5_P 0x05
  872. #define TIMDIS6_P 0x06
  873. #define TIMDIS7_P 0x07
  874. #define TIMDIS8_P 0x00
  875. #define TIMDIS9_P 0x01
  876. #define TIMDIS10_P 0x02
  877. #define TIMDIS11_P 0x03
  878. /* TIMER_STATUS Register */
  879. #define TIMIL0 0x00000001
  880. #define TIMIL1 0x00000002
  881. #define TIMIL2 0x00000004
  882. #define TIMIL3 0x00000008
  883. #define TIMIL4 0x00010000
  884. #define TIMIL5 0x00020000
  885. #define TIMIL6 0x00040000
  886. #define TIMIL7 0x00080000
  887. #define TIMIL8 0x0001
  888. #define TIMIL9 0x0002
  889. #define TIMIL10 0x0004
  890. #define TIMIL11 0x0008
  891. #define TOVF_ERR0 0x00000010
  892. #define TOVF_ERR1 0x00000020
  893. #define TOVF_ERR2 0x00000040
  894. #define TOVF_ERR3 0x00000080
  895. #define TOVF_ERR4 0x00100000
  896. #define TOVF_ERR5 0x00200000
  897. #define TOVF_ERR6 0x00400000
  898. #define TOVF_ERR7 0x00800000
  899. #define TOVF_ERR8 0x0010
  900. #define TOVF_ERR9 0x0020
  901. #define TOVF_ERR10 0x0040
  902. #define TOVF_ERR11 0x0080
  903. #define TRUN0 0x00001000
  904. #define TRUN1 0x00002000
  905. #define TRUN2 0x00004000
  906. #define TRUN3 0x00008000
  907. #define TRUN4 0x10000000
  908. #define TRUN5 0x20000000
  909. #define TRUN6 0x40000000
  910. #define TRUN7 0x80000000
  911. #define TRUN8 0x1000
  912. #define TRUN9 0x2000
  913. #define TRUN10 0x4000
  914. #define TRUN11 0x8000
  915. #define TIMIL0_P 0x00
  916. #define TIMIL1_P 0x01
  917. #define TIMIL2_P 0x02
  918. #define TIMIL3_P 0x03
  919. #define TIMIL4_P 0x10
  920. #define TIMIL5_P 0x11
  921. #define TIMIL6_P 0x12
  922. #define TIMIL7_P 0x13
  923. #define TIMIL8_P 0x00
  924. #define TIMIL9_P 0x01
  925. #define TIMIL10_P 0x02
  926. #define TIMIL11_P 0x03
  927. #define TOVF_ERR0_P 0x04
  928. #define TOVF_ERR1_P 0x05
  929. #define TOVF_ERR2_P 0x06
  930. #define TOVF_ERR3_P 0x07
  931. #define TOVF_ERR4_P 0x14
  932. #define TOVF_ERR5_P 0x15
  933. #define TOVF_ERR6_P 0x16
  934. #define TOVF_ERR7_P 0x17
  935. #define TOVF_ERR8_P 0x04
  936. #define TOVF_ERR9_P 0x05
  937. #define TOVF_ERR10_P 0x06
  938. #define TOVF_ERR11_P 0x07
  939. #define TRUN0_P 0x0C
  940. #define TRUN1_P 0x0D
  941. #define TRUN2_P 0x0E
  942. #define TRUN3_P 0x0F
  943. #define TRUN4_P 0x1C
  944. #define TRUN5_P 0x1D
  945. #define TRUN6_P 0x1E
  946. #define TRUN7_P 0x1F
  947. #define TRUN8_P 0x0C
  948. #define TRUN9_P 0x0D
  949. #define TRUN10_P 0x0E
  950. #define TRUN11_P 0x0F
  951. /* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
  952. #define TOVL_ERR0 TOVF_ERR0
  953. #define TOVL_ERR1 TOVF_ERR1
  954. #define TOVL_ERR2 TOVF_ERR2
  955. #define TOVL_ERR3 TOVF_ERR3
  956. #define TOVL_ERR4 TOVF_ERR4
  957. #define TOVL_ERR5 TOVF_ERR5
  958. #define TOVL_ERR6 TOVF_ERR6
  959. #define TOVL_ERR7 TOVF_ERR7
  960. #define TOVL_ERR8 TOVF_ERR8
  961. #define TOVL_ERR9 TOVF_ERR9
  962. #define TOVL_ERR10 TOVF_ERR10
  963. #define TOVL_ERR11 TOVF_ERR11
  964. #define TOVL_ERR0_P TOVF_ERR0_P
  965. #define TOVL_ERR1_P TOVF_ERR1_P
  966. #define TOVL_ERR2_P TOVF_ERR2_P
  967. #define TOVL_ERR3_P TOVF_ERR3_P
  968. #define TOVL_ERR4_P TOVF_ERR4_P
  969. #define TOVL_ERR5_P TOVF_ERR5_P
  970. #define TOVL_ERR6_P TOVF_ERR6_P
  971. #define TOVL_ERR7_P TOVF_ERR7_P
  972. #define TOVL_ERR8_P TOVF_ERR8_P
  973. #define TOVL_ERR9_P TOVF_ERR9_P
  974. #define TOVL_ERR10_P TOVF_ERR10_P
  975. #define TOVL_ERR11_P TOVF_ERR11_P
  976. /* TIMERx_CONFIG Registers */
  977. #define PWM_OUT 0x0001
  978. #define WDTH_CAP 0x0002
  979. #define EXT_CLK 0x0003
  980. #define PULSE_HI 0x0004
  981. #define PERIOD_CNT 0x0008
  982. #define IRQ_ENA 0x0010
  983. #define TIN_SEL 0x0020
  984. #define OUT_DIS 0x0040
  985. #define CLK_SEL 0x0080
  986. #define TOGGLE_HI 0x0100
  987. #define EMU_RUN 0x0200
  988. #define ERR_TYP(x) ((x & 0x03) << 14)
  989. #define TMODE_P0 0x00
  990. #define TMODE_P1 0x01
  991. #define PULSE_HI_P 0x02
  992. #define PERIOD_CNT_P 0x03
  993. #define IRQ_ENA_P 0x04
  994. #define TIN_SEL_P 0x05
  995. #define OUT_DIS_P 0x06
  996. #define CLK_SEL_P 0x07
  997. #define TOGGLE_HI_P 0x08
  998. #define EMU_RUN_P 0x09
  999. #define ERR_TYP_P0 0x0E
  1000. #define ERR_TYP_P1 0x0F
  1001. /* ********************* ASYNCHRONOUS MEMORY CONTROLLER MASKS ************* */
  1002. /* AMGCTL Masks */
  1003. #define AMCKEN 0x0001 /* Enable CLKOUT */
  1004. #define AMBEN_B0 0x0002 /* Enable Asynchronous Memory Bank 0 only */
  1005. #define AMBEN_B0_B1 0x0004 /* Enable Asynchronous Memory Banks 0 & 1 only */
  1006. #define AMBEN_B0_B1_B2 0x0006 /* Enable Asynchronous Memory Banks 0, 1, and 2 */
  1007. #define AMBEN_ALL 0x0008 /* Enable Asynchronous Memory Banks (all) 0, 1, 2, and 3 */
  1008. #define B0_PEN 0x0010 /* Enable 16-bit packing Bank 0 */
  1009. #define B1_PEN 0x0020 /* Enable 16-bit packing Bank 1 */
  1010. #define B2_PEN 0x0040 /* Enable 16-bit packing Bank 2 */
  1011. #define B3_PEN 0x0080 /* Enable 16-bit packing Bank 3 */
  1012. /* AMGCTL Bit Positions */
  1013. #define AMCKEN_P 0x00000000 /* Enable CLKOUT */
  1014. #define AMBEN_P0 0x00000001 /* Asynchronous Memory Enable, 000 - banks 0-3 disabled, 001 - Bank 0 enabled */
  1015. #define AMBEN_P1 0x00000002 /* Asynchronous Memory Enable, 010 - banks 0&1 enabled, 011 - banks 0-3 enabled */
  1016. #define AMBEN_P2 0x00000003 /* Asynchronous Memory Enable, 1xx - All banks (bank 0, 1, 2, and 3) enabled */
  1017. #define B0_PEN_P 0x004 /* Enable 16-bit packing Bank 0 */
  1018. #define B1_PEN_P 0x005 /* Enable 16-bit packing Bank 1 */
  1019. #define B2_PEN_P 0x006 /* Enable 16-bit packing Bank 2 */
  1020. #define B3_PEN_P 0x007 /* Enable 16-bit packing Bank 3 */
  1021. /* AMBCTL0 Masks */
  1022. #define B0RDYEN 0x00000001 /* Bank 0 RDY Enable, 0=disable, 1=enable */
  1023. #define B0RDYPOL 0x00000002 /* Bank 0 RDY Active high, 0=active low, 1=active high */
  1024. #define B0TT_1 0x00000004 /* Bank 0 Transition Time from Read to Write = 1 cycle */
  1025. #define B0TT_2 0x00000008 /* Bank 0 Transition Time from Read to Write = 2 cycles */
  1026. #define B0TT_3 0x0000000C /* Bank 0 Transition Time from Read to Write = 3 cycles */
  1027. #define B0TT_4 0x00000000 /* Bank 0 Transition Time from Read to Write = 4 cycles */
  1028. #define B0ST_1 0x00000010 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=1 cycle */
  1029. #define B0ST_2 0x00000020 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=2 cycles */
  1030. #define B0ST_3 0x00000030 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=3 cycles */
  1031. #define B0ST_4 0x00000000 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=4 cycles */
  1032. #define B0HT_1 0x00000040 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 1 cycle */
  1033. #define B0HT_2 0x00000080 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 2 cycles */
  1034. #define B0HT_3 0x000000C0 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 3 cycles */
  1035. #define B0HT_0 0x00000000 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 0 cycles */
  1036. #define B0RAT_1 0x00000100 /* Bank 0 Read Access Time = 1 cycle */
  1037. #define B0RAT_2 0x00000200 /* Bank 0 Read Access Time = 2 cycles */
  1038. #define B0RAT_3 0x00000300 /* Bank 0 Read Access Time = 3 cycles */
  1039. #define B0RAT_4 0x00000400 /* Bank 0 Read Access Time = 4 cycles */
  1040. #define B0RAT_5 0x00000500 /* Bank 0 Read Access Time = 5 cycles */
  1041. #define B0RAT_6 0x00000600 /* Bank 0 Read Access Time = 6 cycles */
  1042. #define B0RAT_7 0x00000700 /* Bank 0 Read Access Time = 7 cycles */
  1043. #define B0RAT_8 0x00000800 /* Bank 0 Read Access Time = 8 cycles */
  1044. #define B0RAT_9 0x00000900 /* Bank 0 Read Access Time = 9 cycles */
  1045. #define B0RAT_10 0x00000A00 /* Bank 0 Read Access Time = 10 cycles */
  1046. #define B0RAT_11 0x00000B00 /* Bank 0 Read Access Time = 11 cycles */
  1047. #define B0RAT_12 0x00000C00 /* Bank 0 Read Access Time = 12 cycles */
  1048. #define B0RAT_13 0x00000D00 /* Bank 0 Read Access Time = 13 cycles */
  1049. #define B0RAT_14 0x00000E00 /* Bank 0 Read Access Time = 14 cycles */
  1050. #define B0RAT_15 0x00000F00 /* Bank 0 Read Access Time = 15 cycles */
  1051. #define B0WAT_1 0x00001000 /* Bank 0 Write Access Time = 1 cycle */
  1052. #define B0WAT_2 0x00002000 /* Bank 0 Write Access Time = 2 cycles */
  1053. #define B0WAT_3 0x00003000 /* Bank 0 Write Access Time = 3 cycles */
  1054. #define B0WAT_4 0x00004000 /* Bank 0 Write Access Time = 4 cycles */
  1055. #define B0WAT_5 0x00005000 /* Bank 0 Write Access Time = 5 cycles */
  1056. #define B0WAT_6 0x00006000 /* Bank 0 Write Access Time = 6 cycles */
  1057. #define B0WAT_7 0x00007000 /* Bank 0 Write Access Time = 7 cycles */
  1058. #define B0WAT_8 0x00008000 /* Bank 0 Write Access Time = 8 cycles */
  1059. #define B0WAT_9 0x00009000 /* Bank 0 Write Access Time = 9 cycles */
  1060. #define B0WAT_10 0x0000A000 /* Bank 0 Write Access Time = 10 cycles */
  1061. #define B0WAT_11 0x0000B000 /* Bank 0 Write Access Time = 11 cycles */
  1062. #define B0WAT_12 0x0000C000 /* Bank 0 Write Access Time = 12 cycles */
  1063. #define B0WAT_13 0x0000D000 /* Bank 0 Write Access Time = 13 cycles */
  1064. #define B0WAT_14 0x0000E000 /* Bank 0 Write Access Time = 14 cycles */
  1065. #define B0WAT_15 0x0000F000 /* Bank 0 Write Access Time = 15 cycles */
  1066. #define B1RDYEN 0x00010000 /* Bank 1 RDY enable, 0=disable, 1=enable */
  1067. #define B1RDYPOL 0x00020000 /* Bank 1 RDY Active high, 0=active low, 1=active high */
  1068. #define B1TT_1 0x00040000 /* Bank 1 Transition Time from Read to Write = 1 cycle */
  1069. #define B1TT_2 0x00080000 /* Bank 1 Transition Time from Read to Write = 2 cycles */
  1070. #define B1TT_3 0x000C0000 /* Bank 1 Transition Time from Read to Write = 3 cycles */
  1071. #define B1TT_4 0x00000000 /* Bank 1 Transition Time from Read to Write = 4 cycles */
  1072. #define B1ST_1 0x00100000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  1073. #define B1ST_2 0x00200000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  1074. #define B1ST_3 0x00300000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  1075. #define B1ST_4 0x00000000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  1076. #define B1HT_1 0x00400000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  1077. #define B1HT_2 0x00800000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  1078. #define B1HT_3 0x00C00000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  1079. #define B1HT_0 0x00000000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  1080. #define B1RAT_1 0x01000000 /* Bank 1 Read Access Time = 1 cycle */
  1081. #define B1RAT_2 0x02000000 /* Bank 1 Read Access Time = 2 cycles */
  1082. #define B1RAT_3 0x03000000 /* Bank 1 Read Access Time = 3 cycles */
  1083. #define B1RAT_4 0x04000000 /* Bank 1 Read Access Time = 4 cycles */
  1084. #define B1RAT_5 0x05000000 /* Bank 1 Read Access Time = 5 cycles */
  1085. #define B1RAT_6 0x06000000 /* Bank 1 Read Access Time = 6 cycles */
  1086. #define B1RAT_7 0x07000000 /* Bank 1 Read Access Time = 7 cycles */
  1087. #define B1RAT_8 0x08000000 /* Bank 1 Read Access Time = 8 cycles */
  1088. #define B1RAT_9 0x09000000 /* Bank 1 Read Access Time = 9 cycles */
  1089. #define B1RAT_10 0x0A000000 /* Bank 1 Read Access Time = 10 cycles */
  1090. #define B1RAT_11 0x0B000000 /* Bank 1 Read Access Time = 11 cycles */
  1091. #define B1RAT_12 0x0C000000 /* Bank 1 Read Access Time = 12 cycles */
  1092. #define B1RAT_13 0x0D000000 /* Bank 1 Read Access Time = 13 cycles */
  1093. #define B1RAT_14 0x0E000000 /* Bank 1 Read Access Time = 14 cycles */
  1094. #define B1RAT_15 0x0F000000 /* Bank 1 Read Access Time = 15 cycles */
  1095. #define B1WAT_1 0x10000000 /* Bank 1 Write Access Time = 1 cycle */
  1096. #define B1WAT_2 0x20000000 /* Bank 1 Write Access Time = 2 cycles */
  1097. #define B1WAT_3 0x30000000 /* Bank 1 Write Access Time = 3 cycles */
  1098. #define B1WAT_4 0x40000000 /* Bank 1 Write Access Time = 4 cycles */
  1099. #define B1WAT_5 0x50000000 /* Bank 1 Write Access Time = 5 cycles */
  1100. #define B1WAT_6 0x60000000 /* Bank 1 Write Access Time = 6 cycles */
  1101. #define B1WAT_7 0x70000000 /* Bank 1 Write Access Time = 7 cycles */
  1102. #define B1WAT_8 0x80000000 /* Bank 1 Write Access Time = 8 cycles */
  1103. #define B1WAT_9 0x90000000 /* Bank 1 Write Access Time = 9 cycles */
  1104. #define B1WAT_10 0xA0000000 /* Bank 1 Write Access Time = 10 cycles */
  1105. #define B1WAT_11 0xB0000000 /* Bank 1 Write Access Time = 11 cycles */
  1106. #define B1WAT_12 0xC0000000 /* Bank 1 Write Access Time = 12 cycles */
  1107. #define B1WAT_13 0xD0000000 /* Bank 1 Write Access Time = 13 cycles */
  1108. #define B1WAT_14 0xE0000000 /* Bank 1 Write Access Time = 14 cycles */
  1109. #define B1WAT_15 0xF0000000 /* Bank 1 Write Access Time = 15 cycles */
  1110. /* AMBCTL1 Masks */
  1111. #define B2RDYEN 0x00000001 /* Bank 2 RDY Enable, 0=disable, 1=enable */
  1112. #define B2RDYPOL 0x00000002 /* Bank 2 RDY Active high, 0=active low, 1=active high */
  1113. #define B2TT_1 0x00000004 /* Bank 2 Transition Time from Read to Write = 1 cycle */
  1114. #define B2TT_2 0x00000008 /* Bank 2 Transition Time from Read to Write = 2 cycles */
  1115. #define B2TT_3 0x0000000C /* Bank 2 Transition Time from Read to Write = 3 cycles */
  1116. #define B2TT_4 0x00000000 /* Bank 2 Transition Time from Read to Write = 4 cycles */
  1117. #define B2ST_1 0x00000010 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  1118. #define B2ST_2 0x00000020 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  1119. #define B2ST_3 0x00000030 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  1120. #define B2ST_4 0x00000000 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  1121. #define B2HT_1 0x00000040 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  1122. #define B2HT_2 0x00000080 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  1123. #define B2HT_3 0x000000C0 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  1124. #define B2HT_0 0x00000000 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  1125. #define B2RAT_1 0x00000100 /* Bank 2 Read Access Time = 1 cycle */
  1126. #define B2RAT_2 0x00000200 /* Bank 2 Read Access Time = 2 cycles */
  1127. #define B2RAT_3 0x00000300 /* Bank 2 Read Access Time = 3 cycles */
  1128. #define B2RAT_4 0x00000400 /* Bank 2 Read Access Time = 4 cycles */
  1129. #define B2RAT_5 0x00000500 /* Bank 2 Read Access Time = 5 cycles */
  1130. #define B2RAT_6 0x00000600 /* Bank 2 Read Access Time = 6 cycles */
  1131. #define B2RAT_7 0x00000700 /* Bank 2 Read Access Time = 7 cycles */
  1132. #define B2RAT_8 0x00000800 /* Bank 2 Read Access Time = 8 cycles */
  1133. #define B2RAT_9 0x00000900 /* Bank 2 Read Access Time = 9 cycles */
  1134. #define B2RAT_10 0x00000A00 /* Bank 2 Read Access Time = 10 cycles */
  1135. #define B2RAT_11 0x00000B00 /* Bank 2 Read Access Time = 11 cycles */
  1136. #define B2RAT_12 0x00000C00 /* Bank 2 Read Access Time = 12 cycles */
  1137. #define B2RAT_13 0x00000D00 /* Bank 2 Read Access Time = 13 cycles */
  1138. #define B2RAT_14 0x00000E00 /* Bank 2 Read Access Time = 14 cycles */
  1139. #define B2RAT_15 0x00000F00 /* Bank 2 Read Access Time = 15 cycles */
  1140. #define B2WAT_1 0x00001000 /* Bank 2 Write Access Time = 1 cycle */
  1141. #define B2WAT_2 0x00002000 /* Bank 2 Write Access Time = 2 cycles */
  1142. #define B2WAT_3 0x00003000 /* Bank 2 Write Access Time = 3 cycles */
  1143. #define B2WAT_4 0x00004000 /* Bank 2 Write Access Time = 4 cycles */
  1144. #define B2WAT_5 0x00005000 /* Bank 2 Write Access Time = 5 cycles */
  1145. #define B2WAT_6 0x00006000 /* Bank 2 Write Access Time = 6 cycles */
  1146. #define B2WAT_7 0x00007000 /* Bank 2 Write Access Time = 7 cycles */
  1147. #define B2WAT_8 0x00008000 /* Bank 2 Write Access Time = 8 cycles */
  1148. #define B2WAT_9 0x00009000 /* Bank 2 Write Access Time = 9 cycles */
  1149. #define B2WAT_10 0x0000A000 /* Bank 2 Write Access Time = 10 cycles */
  1150. #define B2WAT_11 0x0000B000 /* Bank 2 Write Access Time = 11 cycles */
  1151. #define B2WAT_12 0x0000C000 /* Bank 2 Write Access Time = 12 cycles */
  1152. #define B2WAT_13 0x0000D000 /* Bank 2 Write Access Time = 13 cycles */
  1153. #define B2WAT_14 0x0000E000 /* Bank 2 Write Access Time = 14 cycles */
  1154. #define B2WAT_15 0x0000F000 /* Bank 2 Write Access Time = 15 cycles */
  1155. #define B3RDYEN 0x00010000 /* Bank 3 RDY enable, 0=disable, 1=enable */
  1156. #define B3RDYPOL 0x00020000 /* Bank 3 RDY Active high, 0=active low, 1=active high */
  1157. #define B3TT_1 0x00040000 /* Bank 3 Transition Time from Read to Write = 1 cycle */
  1158. #define B3TT_2 0x00080000 /* Bank 3 Transition Time from Read to Write = 2 cycles */
  1159. #define B3TT_3 0x000C0000 /* Bank 3 Transition Time from Read to Write = 3 cycles */
  1160. #define B3TT_4 0x00000000 /* Bank 3 Transition Time from Read to Write = 4 cycles */
  1161. #define B3ST_1 0x00100000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  1162. #define B3ST_2 0x00200000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  1163. #define B3ST_3 0x00300000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  1164. #define B3ST_4 0x00000000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  1165. #define B3HT_1 0x00400000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  1166. #define B3HT_2 0x00800000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  1167. #define B3HT_3 0x00C00000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  1168. #define B3HT_0 0x00000000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  1169. #define B3RAT_1 0x01000000 /* Bank 3 Read Access Time = 1 cycle */
  1170. #define B3RAT_2 0x02000000 /* Bank 3 Read Access Time = 2 cycles */
  1171. #define B3RAT_3 0x03000000 /* Bank 3 Read Access Time = 3 cycles */
  1172. #define B3RAT_4 0x04000000 /* Bank 3 Read Access Time = 4 cycles */
  1173. #define B3RAT_5 0x05000000 /* Bank 3 Read Access Time = 5 cycles */
  1174. #define B3RAT_6 0x06000000 /* Bank 3 Read Access Time = 6 cycles */
  1175. #define B3RAT_7 0x07000000 /* Bank 3 Read Access Time = 7 cycles */
  1176. #define B3RAT_8 0x08000000 /* Bank 3 Read Access Time = 8 cycles */
  1177. #define B3RAT_9 0x09000000 /* Bank 3 Read Access Time = 9 cycles */
  1178. #define B3RAT_10 0x0A000000 /* Bank 3 Read Access Time = 10 cycles */
  1179. #define B3RAT_11 0x0B000000 /* Bank 3 Read Access Time = 11 cycles */
  1180. #define B3RAT_12 0x0C000000 /* Bank 3 Read Access Time = 12 cycles */
  1181. #define B3RAT_13 0x0D000000 /* Bank 3 Read Access Time = 13 cycles */
  1182. #define B3RAT_14 0x0E000000 /* Bank 3 Read Access Time = 14 cycles */
  1183. #define B3RAT_15 0x0F000000 /* Bank 3 Read Access Time = 15 cycles */
  1184. #define B3WAT_1 0x10000000 /* Bank 3 Write Access Time = 1 cycle */
  1185. #define B3WAT_2 0x20000000 /* Bank 3 Write Access Time = 2 cycles */
  1186. #define B3WAT_3 0x30000000 /* Bank 3 Write Access Time = 3 cycles */
  1187. #define B3WAT_4 0x40000000 /* Bank 3 Write Access Time = 4 cycles */
  1188. #define B3WAT_5 0x50000000 /* Bank 3 Write Access Time = 5 cycles */
  1189. #define B3WAT_6 0x60000000 /* Bank 3 Write Access Time = 6 cycles */
  1190. #define B3WAT_7 0x70000000 /* Bank 3 Write Access Time = 7 cycles */
  1191. #define B3WAT_8 0x80000000 /* Bank 3 Write Access Time = 8 cycles */
  1192. #define B3WAT_9 0x90000000 /* Bank 3 Write Access Time = 9 cycles */
  1193. #define B3WAT_10 0xA0000000 /* Bank 3 Write Access Time = 10 cycles */
  1194. #define B3WAT_11 0xB0000000 /* Bank 3 Write Access Time = 11 cycles */
  1195. #define B3WAT_12 0xC0000000 /* Bank 3 Write Access Time = 12 cycles */
  1196. #define B3WAT_13 0xD0000000 /* Bank 3 Write Access Time = 13 cycles */
  1197. #define B3WAT_14 0xE0000000 /* Bank 3 Write Access Time = 14 cycles */
  1198. #define B3WAT_15 0xF0000000 /* Bank 3 Write Access Time = 15 cycles */
  1199. /* ********************** SDRAM CONTROLLER MASKS *************************** */
  1200. /* EBIU_SDGCTL Masks */
  1201. #define SCTLE 0x00000001 /* Enable SCLK[0], /SRAS, /SCAS, /SWE, SDQM[3:0] */
  1202. #define CL_2 0x00000008 /* SDRAM CAS latency = 2 cycles */
  1203. #define CL_3 0x0000000C /* SDRAM CAS latency = 3 cycles */
  1204. #define PFE 0x00000010 /* Enable SDRAM prefetch */
  1205. #define PFP 0x00000020 /* Prefetch has priority over AMC requests */
  1206. #define TRAS_1 0x00000040 /* SDRAM tRAS = 1 cycle */
  1207. #define TRAS_2 0x00000080 /* SDRAM tRAS = 2 cycles */
  1208. #define TRAS_3 0x000000C0 /* SDRAM tRAS = 3 cycles */
  1209. #define TRAS_4 0x00000100 /* SDRAM tRAS = 4 cycles */
  1210. #define TRAS_5 0x00000140 /* SDRAM tRAS = 5 cycles */
  1211. #define TRAS_6 0x00000180 /* SDRAM tRAS = 6 cycles */
  1212. #define TRAS_7 0x000001C0 /* SDRAM tRAS = 7 cycles */
  1213. #define TRAS_8 0x00000200 /* SDRAM tRAS = 8 cycles */
  1214. #define TRAS_9 0x00000240 /* SDRAM tRAS = 9 cycles */
  1215. #define TRAS_10 0x00000280 /* SDRAM tRAS = 10 cycles */
  1216. #define TRAS_11 0x000002C0 /* SDRAM tRAS = 11 cycles */
  1217. #define TRAS_12 0x00000300 /* SDRAM tRAS = 12 cycles */
  1218. #define TRAS_13 0x00000340 /* SDRAM tRAS = 13 cycles */
  1219. #define TRAS_14 0x00000380 /* SDRAM tRAS = 14 cycles */
  1220. #define TRAS_15 0x000003C0 /* SDRAM tRAS = 15 cycles */
  1221. #define TRP_1 0x00000800 /* SDRAM tRP = 1 cycle */
  1222. #define TRP_2 0x00001000 /* SDRAM tRP = 2 cycles */
  1223. #define TRP_3 0x00001800 /* SDRAM tRP = 3 cycles */
  1224. #define TRP_4 0x00002000 /* SDRAM tRP = 4 cycles */
  1225. #define TRP_5 0x00002800 /* SDRAM tRP = 5 cycles */
  1226. #define TRP_6 0x00003000 /* SDRAM tRP = 6 cycles */
  1227. #define TRP_7 0x00003800 /* SDRAM tRP = 7 cycles */
  1228. #define TRCD_1 0x00008000 /* SDRAM tRCD = 1 cycle */
  1229. #define TRCD_2 0x00010000 /* SDRAM tRCD = 2 cycles */
  1230. #define TRCD_3 0x00018000 /* SDRAM tRCD = 3 cycles */
  1231. #define TRCD_4 0x00020000 /* SDRAM tRCD = 4 cycles */
  1232. #define TRCD_5 0x00028000 /* SDRAM tRCD = 5 cycles */
  1233. #define TRCD_6 0x00030000 /* SDRAM tRCD = 6 cycles */
  1234. #define TRCD_7 0x00038000 /* SDRAM tRCD = 7 cycles */
  1235. #define TWR_1 0x00080000 /* SDRAM tWR = 1 cycle */
  1236. #define TWR_2 0x00100000 /* SDRAM tWR = 2 cycles */
  1237. #define TWR_3 0x00180000 /* SDRAM tWR = 3 cycles */
  1238. #define PUPSD 0x00200000 /*Power-up start delay */
  1239. #define PSM 0x00400000 /* SDRAM power-up sequence = Precharge, mode register set, 8 CBR refresh cycles */
  1240. #define PSS 0x00800000 /* enable SDRAM power-up sequence on next SDRAM access */
  1241. #define SRFS 0x01000000 /* Start SDRAM self-refresh mode */
  1242. #define EBUFE 0x02000000 /* Enable external buffering timing */
  1243. #define FBBRW 0x04000000 /* Fast back-to-back read write enable */
  1244. #define EMREN 0x10000000 /* Extended mode register enable */
  1245. #define TCSR 0x20000000 /* Temp compensated self refresh value 85 deg C */
  1246. #define CDDBG 0x40000000 /* Tristate SDRAM controls during bus grant */
  1247. /* EBIU_SDBCTL Masks */
  1248. #define EB0_E 0x00000001 /* Enable SDRAM external bank 0 */
  1249. #define EB0_SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
  1250. #define EB0_SZ_32 0x00000002 /* SDRAM external bank size = 32MB */
  1251. #define EB0_SZ_64 0x00000004 /* SDRAM external bank size = 64MB */
  1252. #define EB0_SZ_128 0x00000006 /* SDRAM external bank size = 128MB */
  1253. #define EB0_CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
  1254. #define EB0_CAW_9 0x00000010 /* SDRAM external bank column address width = 9 bits */
  1255. #define EB0_CAW_10 0x00000020 /* SDRAM external bank column address width = 9 bits */
  1256. #define EB0_CAW_11 0x00000030 /* SDRAM external bank column address width = 9 bits */
  1257. #define EB1_E 0x00000100 /* Enable SDRAM external bank 1 */
  1258. #define EB1__SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
  1259. #define EB1__SZ_32 0x00000200 /* SDRAM external bank size = 32MB */
  1260. #define EB1__SZ_64 0x00000400 /* SDRAM external bank size = 64MB */
  1261. #define EB1__SZ_128 0x00000600 /* SDRAM external bank size = 128MB */
  1262. #define EB1__CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
  1263. #define EB1__CAW_9 0x00001000 /* SDRAM external bank column address width = 9 bits */
  1264. #define EB1__CAW_10 0x00002000 /* SDRAM external bank column address width = 9 bits */
  1265. #define EB1__CAW_11 0x00003000 /* SDRAM external bank column address width = 9 bits */
  1266. #define EB2__E 0x00010000 /* Enable SDRAM external bank 2 */
  1267. #define EB2__SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
  1268. #define EB2__SZ_32 0x00020000 /* SDRAM external bank size = 32MB */
  1269. #define EB2__SZ_64 0x00040000 /* SDRAM external bank size = 64MB */
  1270. #define EB2__SZ_128 0x00060000 /* SDRAM external bank size = 128MB */
  1271. #define EB2__CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
  1272. #define EB2__CAW_9 0x00100000 /* SDRAM external bank column address width = 9 bits */
  1273. #define EB2__CAW_10 0x00200000 /* SDRAM external bank column address width = 9 bits */
  1274. #define EB2__CAW_11 0x00300000 /* SDRAM external bank column address width = 9 bits */
  1275. #define EB3__E 0x01000000 /* Enable SDRAM external bank 3 */
  1276. #define EB3__SZ_16 0x00000000 /* SDRAM external bank size = 16MB */
  1277. #define EB3__SZ_32 0x02000000 /* SDRAM external bank size = 32MB */
  1278. #define EB3__SZ_64 0x04000000 /* SDRAM external bank size = 64MB */
  1279. #define EB3__SZ_128 0x06000000 /* SDRAM external bank size = 128MB */
  1280. #define EB3__CAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
  1281. #define EB3__CAW_9 0x10000000 /* SDRAM external bank column address width = 9 bits */
  1282. #define EB3__CAW_10 0x20000000 /* SDRAM external bank column address width = 9 bits */
  1283. #define EB3__CAW_11 0x30000000 /* SDRAM external bank column address width = 9 bits */
  1284. /* EBIU_SDSTAT Masks */
  1285. #define SDCI 0x00000001 /* SDRAM controller is idle */
  1286. #define SDSRA 0x00000002 /* SDRAM SDRAM self refresh is active */
  1287. #define SDPUA 0x00000004 /* SDRAM power up active */
  1288. #define SDRS 0x00000008 /* SDRAM is in reset state */
  1289. #define SDEASE 0x00000010 /* SDRAM EAB sticky error status - W1C */
  1290. #define BGSTAT 0x00000020 /* Bus granted */
  1291. #endif /* _DEF_BF561_H */