sba_iommu.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237
  1. /*
  2. ** IA64 System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2002-2005 Alex Williamson
  5. ** (c) Copyright 2002-2003 Grant Grundler
  6. ** (c) Copyright 2002-2005 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 2000 Grant Grundler (from parisc I/O MMU code)
  9. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  10. **
  11. ** This program is free software; you can redistribute it and/or modify
  12. ** it under the terms of the GNU General Public License as published by
  13. ** the Free Software Foundation; either version 2 of the License, or
  14. ** (at your option) any later version.
  15. **
  16. **
  17. ** This module initializes the IOC (I/O Controller) found on HP
  18. ** McKinley machines and their successors.
  19. **
  20. */
  21. #include <linux/types.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/slab.h>
  26. #include <linux/init.h>
  27. #include <linux/mm.h>
  28. #include <linux/string.h>
  29. #include <linux/pci.h>
  30. #include <linux/proc_fs.h>
  31. #include <linux/seq_file.h>
  32. #include <linux/acpi.h>
  33. #include <linux/efi.h>
  34. #include <linux/nodemask.h>
  35. #include <linux/bitops.h> /* hweight64() */
  36. #include <linux/crash_dump.h>
  37. #include <linux/iommu-helper.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/prefetch.h>
  40. #include <asm/delay.h> /* ia64_get_itc() */
  41. #include <asm/io.h>
  42. #include <asm/page.h> /* PAGE_OFFSET */
  43. #include <asm/dma.h>
  44. #include <asm/acpi-ext.h>
  45. extern int swiotlb_late_init_with_default_size (size_t size);
  46. #define PFX "IOC: "
  47. /*
  48. ** Enabling timing search of the pdir resource map. Output in /proc.
  49. ** Disabled by default to optimize performance.
  50. */
  51. #undef PDIR_SEARCH_TIMING
  52. /*
  53. ** This option allows cards capable of 64bit DMA to bypass the IOMMU. If
  54. ** not defined, all DMA will be 32bit and go through the TLB.
  55. ** There's potentially a conflict in the bio merge code with us
  56. ** advertising an iommu, but then bypassing it. Since I/O MMU bypassing
  57. ** appears to give more performance than bio-level virtual merging, we'll
  58. ** do the former for now. NOTE: BYPASS_SG also needs to be undef'd to
  59. ** completely restrict DMA to the IOMMU.
  60. */
  61. #define ALLOW_IOV_BYPASS
  62. /*
  63. ** This option specifically allows/disallows bypassing scatterlists with
  64. ** multiple entries. Coalescing these entries can allow better DMA streaming
  65. ** and in some cases shows better performance than entirely bypassing the
  66. ** IOMMU. Performance increase on the order of 1-2% sequential output/input
  67. ** using bonnie++ on a RAID0 MD device (sym2 & mpt).
  68. */
  69. #undef ALLOW_IOV_BYPASS_SG
  70. /*
  71. ** If a device prefetches beyond the end of a valid pdir entry, it will cause
  72. ** a hard failure, ie. MCA. Version 3.0 and later of the zx1 LBA should
  73. ** disconnect on 4k boundaries and prevent such issues. If the device is
  74. ** particularly aggressive, this option will keep the entire pdir valid such
  75. ** that prefetching will hit a valid address. This could severely impact
  76. ** error containment, and is therefore off by default. The page that is
  77. ** used for spill-over is poisoned, so that should help debugging somewhat.
  78. */
  79. #undef FULL_VALID_PDIR
  80. #define ENABLE_MARK_CLEAN
  81. /*
  82. ** The number of debug flags is a clue - this code is fragile. NOTE: since
  83. ** tightening the use of res_lock the resource bitmap and actual pdir are no
  84. ** longer guaranteed to stay in sync. The sanity checking code isn't going to
  85. ** like that.
  86. */
  87. #undef DEBUG_SBA_INIT
  88. #undef DEBUG_SBA_RUN
  89. #undef DEBUG_SBA_RUN_SG
  90. #undef DEBUG_SBA_RESOURCE
  91. #undef ASSERT_PDIR_SANITY
  92. #undef DEBUG_LARGE_SG_ENTRIES
  93. #undef DEBUG_BYPASS
  94. #if defined(FULL_VALID_PDIR) && defined(ASSERT_PDIR_SANITY)
  95. #error FULL_VALID_PDIR and ASSERT_PDIR_SANITY are mutually exclusive
  96. #endif
  97. #define SBA_INLINE __inline__
  98. /* #define SBA_INLINE */
  99. #ifdef DEBUG_SBA_INIT
  100. #define DBG_INIT(x...) printk(x)
  101. #else
  102. #define DBG_INIT(x...)
  103. #endif
  104. #ifdef DEBUG_SBA_RUN
  105. #define DBG_RUN(x...) printk(x)
  106. #else
  107. #define DBG_RUN(x...)
  108. #endif
  109. #ifdef DEBUG_SBA_RUN_SG
  110. #define DBG_RUN_SG(x...) printk(x)
  111. #else
  112. #define DBG_RUN_SG(x...)
  113. #endif
  114. #ifdef DEBUG_SBA_RESOURCE
  115. #define DBG_RES(x...) printk(x)
  116. #else
  117. #define DBG_RES(x...)
  118. #endif
  119. #ifdef DEBUG_BYPASS
  120. #define DBG_BYPASS(x...) printk(x)
  121. #else
  122. #define DBG_BYPASS(x...)
  123. #endif
  124. #ifdef ASSERT_PDIR_SANITY
  125. #define ASSERT(expr) \
  126. if(!(expr)) { \
  127. printk( "\n" __FILE__ ":%d: Assertion " #expr " failed!\n",__LINE__); \
  128. panic(#expr); \
  129. }
  130. #else
  131. #define ASSERT(expr)
  132. #endif
  133. /*
  134. ** The number of pdir entries to "free" before issuing
  135. ** a read to PCOM register to flush out PCOM writes.
  136. ** Interacts with allocation granularity (ie 4 or 8 entries
  137. ** allocated and free'd/purged at a time might make this
  138. ** less interesting).
  139. */
  140. #define DELAYED_RESOURCE_CNT 64
  141. #define PCI_DEVICE_ID_HP_SX2000_IOC 0x12ec
  142. #define ZX1_IOC_ID ((PCI_DEVICE_ID_HP_ZX1_IOC << 16) | PCI_VENDOR_ID_HP)
  143. #define ZX2_IOC_ID ((PCI_DEVICE_ID_HP_ZX2_IOC << 16) | PCI_VENDOR_ID_HP)
  144. #define REO_IOC_ID ((PCI_DEVICE_ID_HP_REO_IOC << 16) | PCI_VENDOR_ID_HP)
  145. #define SX1000_IOC_ID ((PCI_DEVICE_ID_HP_SX1000_IOC << 16) | PCI_VENDOR_ID_HP)
  146. #define SX2000_IOC_ID ((PCI_DEVICE_ID_HP_SX2000_IOC << 16) | PCI_VENDOR_ID_HP)
  147. #define ZX1_IOC_OFFSET 0x1000 /* ACPI reports SBA, we want IOC */
  148. #define IOC_FUNC_ID 0x000
  149. #define IOC_FCLASS 0x008 /* function class, bist, header, rev... */
  150. #define IOC_IBASE 0x300 /* IO TLB */
  151. #define IOC_IMASK 0x308
  152. #define IOC_PCOM 0x310
  153. #define IOC_TCNFG 0x318
  154. #define IOC_PDIR_BASE 0x320
  155. #define IOC_ROPE0_CFG 0x500
  156. #define IOC_ROPE_AO 0x10 /* Allow "Relaxed Ordering" */
  157. /* AGP GART driver looks for this */
  158. #define ZX1_SBA_IOMMU_COOKIE 0x0000badbadc0ffeeUL
  159. /*
  160. ** The zx1 IOC supports 4/8/16/64KB page sizes (see TCNFG register)
  161. **
  162. ** Some IOCs (sx1000) can run at the above pages sizes, but are
  163. ** really only supported using the IOC at a 4k page size.
  164. **
  165. ** iovp_size could only be greater than PAGE_SIZE if we are
  166. ** confident the drivers really only touch the next physical
  167. ** page iff that driver instance owns it.
  168. */
  169. static unsigned long iovp_size;
  170. static unsigned long iovp_shift;
  171. static unsigned long iovp_mask;
  172. struct ioc {
  173. void __iomem *ioc_hpa; /* I/O MMU base address */
  174. char *res_map; /* resource map, bit == pdir entry */
  175. u64 *pdir_base; /* physical base address */
  176. unsigned long ibase; /* pdir IOV Space base */
  177. unsigned long imask; /* pdir IOV Space mask */
  178. unsigned long *res_hint; /* next avail IOVP - circular search */
  179. unsigned long dma_mask;
  180. spinlock_t res_lock; /* protects the resource bitmap, but must be held when */
  181. /* clearing pdir to prevent races with allocations. */
  182. unsigned int res_bitshift; /* from the RIGHT! */
  183. unsigned int res_size; /* size of resource map in bytes */
  184. #ifdef CONFIG_NUMA
  185. unsigned int node; /* node where this IOC lives */
  186. #endif
  187. #if DELAYED_RESOURCE_CNT > 0
  188. spinlock_t saved_lock; /* may want to try to get this on a separate cacheline */
  189. /* than res_lock for bigger systems. */
  190. int saved_cnt;
  191. struct sba_dma_pair {
  192. dma_addr_t iova;
  193. size_t size;
  194. } saved[DELAYED_RESOURCE_CNT];
  195. #endif
  196. #ifdef PDIR_SEARCH_TIMING
  197. #define SBA_SEARCH_SAMPLE 0x100
  198. unsigned long avg_search[SBA_SEARCH_SAMPLE];
  199. unsigned long avg_idx; /* current index into avg_search */
  200. #endif
  201. /* Stuff we don't need in performance path */
  202. struct ioc *next; /* list of IOC's in system */
  203. acpi_handle handle; /* for multiple IOC's */
  204. const char *name;
  205. unsigned int func_id;
  206. unsigned int rev; /* HW revision of chip */
  207. u32 iov_size;
  208. unsigned int pdir_size; /* in bytes, determined by IOV Space size */
  209. struct pci_dev *sac_only_dev;
  210. };
  211. static struct ioc *ioc_list, *ioc_found;
  212. static int reserve_sba_gart = 1;
  213. static SBA_INLINE void sba_mark_invalid(struct ioc *, dma_addr_t, size_t);
  214. static SBA_INLINE void sba_free_range(struct ioc *, dma_addr_t, size_t);
  215. #define sba_sg_address(sg) sg_virt((sg))
  216. #ifdef FULL_VALID_PDIR
  217. static u64 prefetch_spill_page;
  218. #endif
  219. #ifdef CONFIG_PCI
  220. # define GET_IOC(dev) ((dev_is_pci(dev)) \
  221. ? ((struct ioc *) PCI_CONTROLLER(to_pci_dev(dev))->iommu) : NULL)
  222. #else
  223. # define GET_IOC(dev) NULL
  224. #endif
  225. /*
  226. ** DMA_CHUNK_SIZE is used by the SCSI mid-layer to break up
  227. ** (or rather not merge) DMAs into manageable chunks.
  228. ** On parisc, this is more of the software/tuning constraint
  229. ** rather than the HW. I/O MMU allocation algorithms can be
  230. ** faster with smaller sizes (to some degree).
  231. */
  232. #define DMA_CHUNK_SIZE (BITS_PER_LONG*iovp_size)
  233. #define ROUNDUP(x,y) ((x + ((y)-1)) & ~((y)-1))
  234. /************************************
  235. ** SBA register read and write support
  236. **
  237. ** BE WARNED: register writes are posted.
  238. ** (ie follow writes which must reach HW with a read)
  239. **
  240. */
  241. #define READ_REG(addr) __raw_readq(addr)
  242. #define WRITE_REG(val, addr) __raw_writeq(val, addr)
  243. #ifdef DEBUG_SBA_INIT
  244. /**
  245. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  246. * @hpa: base address of the IOMMU
  247. *
  248. * Print the size/location of the IO MMU PDIR.
  249. */
  250. static void
  251. sba_dump_tlb(char *hpa)
  252. {
  253. DBG_INIT("IO TLB at 0x%p\n", (void *)hpa);
  254. DBG_INIT("IOC_IBASE : %016lx\n", READ_REG(hpa+IOC_IBASE));
  255. DBG_INIT("IOC_IMASK : %016lx\n", READ_REG(hpa+IOC_IMASK));
  256. DBG_INIT("IOC_TCNFG : %016lx\n", READ_REG(hpa+IOC_TCNFG));
  257. DBG_INIT("IOC_PDIR_BASE: %016lx\n", READ_REG(hpa+IOC_PDIR_BASE));
  258. DBG_INIT("\n");
  259. }
  260. #endif
  261. #ifdef ASSERT_PDIR_SANITY
  262. /**
  263. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  264. * @ioc: IO MMU structure which owns the pdir we are interested in.
  265. * @msg: text to print ont the output line.
  266. * @pide: pdir index.
  267. *
  268. * Print one entry of the IO MMU PDIR in human readable form.
  269. */
  270. static void
  271. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  272. {
  273. /* start printing from lowest pde in rval */
  274. u64 *ptr = &ioc->pdir_base[pide & ~(BITS_PER_LONG - 1)];
  275. unsigned long *rptr = (unsigned long *) &ioc->res_map[(pide >>3) & -sizeof(unsigned long)];
  276. uint rcnt;
  277. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  278. msg, rptr, pide & (BITS_PER_LONG - 1), *rptr);
  279. rcnt = 0;
  280. while (rcnt < BITS_PER_LONG) {
  281. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  282. (rcnt == (pide & (BITS_PER_LONG - 1)))
  283. ? " -->" : " ",
  284. rcnt, ptr, (unsigned long long) *ptr );
  285. rcnt++;
  286. ptr++;
  287. }
  288. printk(KERN_DEBUG "%s", msg);
  289. }
  290. /**
  291. * sba_check_pdir - debugging only - consistency checker
  292. * @ioc: IO MMU structure which owns the pdir we are interested in.
  293. * @msg: text to print ont the output line.
  294. *
  295. * Verify the resource map and pdir state is consistent
  296. */
  297. static int
  298. sba_check_pdir(struct ioc *ioc, char *msg)
  299. {
  300. u64 *rptr_end = (u64 *) &(ioc->res_map[ioc->res_size]);
  301. u64 *rptr = (u64 *) ioc->res_map; /* resource map ptr */
  302. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  303. uint pide = 0;
  304. while (rptr < rptr_end) {
  305. u64 rval;
  306. int rcnt; /* number of bits we might check */
  307. rval = *rptr;
  308. rcnt = 64;
  309. while (rcnt) {
  310. /* Get last byte and highest bit from that */
  311. u32 pde = ((u32)((*pptr >> (63)) & 0x1));
  312. if ((rval & 0x1) ^ pde)
  313. {
  314. /*
  315. ** BUMMER! -- res_map != pdir --
  316. ** Dump rval and matching pdir entries
  317. */
  318. sba_dump_pdir_entry(ioc, msg, pide);
  319. return(1);
  320. }
  321. rcnt--;
  322. rval >>= 1; /* try the next bit */
  323. pptr++;
  324. pide++;
  325. }
  326. rptr++; /* look at next word of res_map */
  327. }
  328. /* It'd be nice if we always got here :^) */
  329. return 0;
  330. }
  331. /**
  332. * sba_dump_sg - debugging only - print Scatter-Gather list
  333. * @ioc: IO MMU structure which owns the pdir we are interested in.
  334. * @startsg: head of the SG list
  335. * @nents: number of entries in SG list
  336. *
  337. * print the SG list so we can verify it's correct by hand.
  338. */
  339. static void
  340. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  341. {
  342. while (nents-- > 0) {
  343. printk(KERN_DEBUG " %d : DMA %08lx/%05x CPU %p\n", nents,
  344. startsg->dma_address, startsg->dma_length,
  345. sba_sg_address(startsg));
  346. startsg = sg_next(startsg);
  347. }
  348. }
  349. static void
  350. sba_check_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  351. {
  352. struct scatterlist *the_sg = startsg;
  353. int the_nents = nents;
  354. while (the_nents-- > 0) {
  355. if (sba_sg_address(the_sg) == 0x0UL)
  356. sba_dump_sg(NULL, startsg, nents);
  357. the_sg = sg_next(the_sg);
  358. }
  359. }
  360. #endif /* ASSERT_PDIR_SANITY */
  361. /**************************************************************
  362. *
  363. * I/O Pdir Resource Management
  364. *
  365. * Bits set in the resource map are in use.
  366. * Each bit can represent a number of pages.
  367. * LSbs represent lower addresses (IOVA's).
  368. *
  369. ***************************************************************/
  370. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  371. /* Convert from IOVP to IOVA and vice versa. */
  372. #define SBA_IOVA(ioc,iovp,offset) ((ioc->ibase) | (iovp) | (offset))
  373. #define SBA_IOVP(ioc,iova) ((iova) & ~(ioc->ibase))
  374. #define PDIR_ENTRY_SIZE sizeof(u64)
  375. #define PDIR_INDEX(iovp) ((iovp)>>iovp_shift)
  376. #define RESMAP_MASK(n) ~(~0UL << (n))
  377. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  378. /**
  379. * For most cases the normal get_order is sufficient, however it limits us
  380. * to PAGE_SIZE being the minimum mapping alignment and TC flush granularity.
  381. * It only incurs about 1 clock cycle to use this one with the static variable
  382. * and makes the code more intuitive.
  383. */
  384. static SBA_INLINE int
  385. get_iovp_order (unsigned long size)
  386. {
  387. long double d = size - 1;
  388. long order;
  389. order = ia64_getf_exp(d);
  390. order = order - iovp_shift - 0xffff + 1;
  391. if (order < 0)
  392. order = 0;
  393. return order;
  394. }
  395. static unsigned long ptr_to_pide(struct ioc *ioc, unsigned long *res_ptr,
  396. unsigned int bitshiftcnt)
  397. {
  398. return (((unsigned long)res_ptr - (unsigned long)ioc->res_map) << 3)
  399. + bitshiftcnt;
  400. }
  401. /**
  402. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  403. * @ioc: IO MMU structure which owns the pdir we are interested in.
  404. * @bits_wanted: number of entries we need.
  405. * @use_hint: use res_hint to indicate where to start looking
  406. *
  407. * Find consecutive free bits in resource bitmap.
  408. * Each bit represents one entry in the IO Pdir.
  409. * Cool perf optimization: search for log2(size) bits at a time.
  410. */
  411. static SBA_INLINE unsigned long
  412. sba_search_bitmap(struct ioc *ioc, struct device *dev,
  413. unsigned long bits_wanted, int use_hint)
  414. {
  415. unsigned long *res_ptr;
  416. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  417. unsigned long flags, pide = ~0UL, tpide;
  418. unsigned long boundary_size;
  419. unsigned long shift;
  420. int ret;
  421. ASSERT(((unsigned long) ioc->res_hint & (sizeof(unsigned long) - 1UL)) == 0);
  422. ASSERT(res_ptr < res_end);
  423. boundary_size = (unsigned long long)dma_get_seg_boundary(dev) + 1;
  424. boundary_size = ALIGN(boundary_size, 1ULL << iovp_shift) >> iovp_shift;
  425. BUG_ON(ioc->ibase & ~iovp_mask);
  426. shift = ioc->ibase >> iovp_shift;
  427. spin_lock_irqsave(&ioc->res_lock, flags);
  428. /* Allow caller to force a search through the entire resource space */
  429. if (likely(use_hint)) {
  430. res_ptr = ioc->res_hint;
  431. } else {
  432. res_ptr = (ulong *)ioc->res_map;
  433. ioc->res_bitshift = 0;
  434. }
  435. /*
  436. * N.B. REO/Grande defect AR2305 can cause TLB fetch timeouts
  437. * if a TLB entry is purged while in use. sba_mark_invalid()
  438. * purges IOTLB entries in power-of-two sizes, so we also
  439. * allocate IOVA space in power-of-two sizes.
  440. */
  441. bits_wanted = 1UL << get_iovp_order(bits_wanted << iovp_shift);
  442. if (likely(bits_wanted == 1)) {
  443. unsigned int bitshiftcnt;
  444. for(; res_ptr < res_end ; res_ptr++) {
  445. if (likely(*res_ptr != ~0UL)) {
  446. bitshiftcnt = ffz(*res_ptr);
  447. *res_ptr |= (1UL << bitshiftcnt);
  448. pide = ptr_to_pide(ioc, res_ptr, bitshiftcnt);
  449. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  450. goto found_it;
  451. }
  452. }
  453. goto not_found;
  454. }
  455. if (likely(bits_wanted <= BITS_PER_LONG/2)) {
  456. /*
  457. ** Search the resource bit map on well-aligned values.
  458. ** "o" is the alignment.
  459. ** We need the alignment to invalidate I/O TLB using
  460. ** SBA HW features in the unmap path.
  461. */
  462. unsigned long o = 1 << get_iovp_order(bits_wanted << iovp_shift);
  463. uint bitshiftcnt = ROUNDUP(ioc->res_bitshift, o);
  464. unsigned long mask, base_mask;
  465. base_mask = RESMAP_MASK(bits_wanted);
  466. mask = base_mask << bitshiftcnt;
  467. DBG_RES("%s() o %ld %p", __func__, o, res_ptr);
  468. for(; res_ptr < res_end ; res_ptr++)
  469. {
  470. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  471. ASSERT(0 != mask);
  472. for (; mask ; mask <<= o, bitshiftcnt += o) {
  473. tpide = ptr_to_pide(ioc, res_ptr, bitshiftcnt);
  474. ret = iommu_is_span_boundary(tpide, bits_wanted,
  475. shift,
  476. boundary_size);
  477. if ((0 == ((*res_ptr) & mask)) && !ret) {
  478. *res_ptr |= mask; /* mark resources busy! */
  479. pide = tpide;
  480. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  481. goto found_it;
  482. }
  483. }
  484. bitshiftcnt = 0;
  485. mask = base_mask;
  486. }
  487. } else {
  488. int qwords, bits, i;
  489. unsigned long *end;
  490. qwords = bits_wanted >> 6; /* /64 */
  491. bits = bits_wanted - (qwords * BITS_PER_LONG);
  492. end = res_end - qwords;
  493. for (; res_ptr < end; res_ptr++) {
  494. tpide = ptr_to_pide(ioc, res_ptr, 0);
  495. ret = iommu_is_span_boundary(tpide, bits_wanted,
  496. shift, boundary_size);
  497. if (ret)
  498. goto next_ptr;
  499. for (i = 0 ; i < qwords ; i++) {
  500. if (res_ptr[i] != 0)
  501. goto next_ptr;
  502. }
  503. if (bits && res_ptr[i] && (__ffs(res_ptr[i]) < bits))
  504. continue;
  505. /* Found it, mark it */
  506. for (i = 0 ; i < qwords ; i++)
  507. res_ptr[i] = ~0UL;
  508. res_ptr[i] |= RESMAP_MASK(bits);
  509. pide = tpide;
  510. res_ptr += qwords;
  511. ioc->res_bitshift = bits;
  512. goto found_it;
  513. next_ptr:
  514. ;
  515. }
  516. }
  517. not_found:
  518. prefetch(ioc->res_map);
  519. ioc->res_hint = (unsigned long *) ioc->res_map;
  520. ioc->res_bitshift = 0;
  521. spin_unlock_irqrestore(&ioc->res_lock, flags);
  522. return (pide);
  523. found_it:
  524. ioc->res_hint = res_ptr;
  525. spin_unlock_irqrestore(&ioc->res_lock, flags);
  526. return (pide);
  527. }
  528. /**
  529. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  530. * @ioc: IO MMU structure which owns the pdir we are interested in.
  531. * @size: number of bytes to create a mapping for
  532. *
  533. * Given a size, find consecutive unmarked and then mark those bits in the
  534. * resource bit map.
  535. */
  536. static int
  537. sba_alloc_range(struct ioc *ioc, struct device *dev, size_t size)
  538. {
  539. unsigned int pages_needed = size >> iovp_shift;
  540. #ifdef PDIR_SEARCH_TIMING
  541. unsigned long itc_start;
  542. #endif
  543. unsigned long pide;
  544. ASSERT(pages_needed);
  545. ASSERT(0 == (size & ~iovp_mask));
  546. #ifdef PDIR_SEARCH_TIMING
  547. itc_start = ia64_get_itc();
  548. #endif
  549. /*
  550. ** "seek and ye shall find"...praying never hurts either...
  551. */
  552. pide = sba_search_bitmap(ioc, dev, pages_needed, 1);
  553. if (unlikely(pide >= (ioc->res_size << 3))) {
  554. pide = sba_search_bitmap(ioc, dev, pages_needed, 0);
  555. if (unlikely(pide >= (ioc->res_size << 3))) {
  556. #if DELAYED_RESOURCE_CNT > 0
  557. unsigned long flags;
  558. /*
  559. ** With delayed resource freeing, we can give this one more shot. We're
  560. ** getting close to being in trouble here, so do what we can to make this
  561. ** one count.
  562. */
  563. spin_lock_irqsave(&ioc->saved_lock, flags);
  564. if (ioc->saved_cnt > 0) {
  565. struct sba_dma_pair *d;
  566. int cnt = ioc->saved_cnt;
  567. d = &(ioc->saved[ioc->saved_cnt - 1]);
  568. spin_lock(&ioc->res_lock);
  569. while (cnt--) {
  570. sba_mark_invalid(ioc, d->iova, d->size);
  571. sba_free_range(ioc, d->iova, d->size);
  572. d--;
  573. }
  574. ioc->saved_cnt = 0;
  575. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  576. spin_unlock(&ioc->res_lock);
  577. }
  578. spin_unlock_irqrestore(&ioc->saved_lock, flags);
  579. pide = sba_search_bitmap(ioc, dev, pages_needed, 0);
  580. if (unlikely(pide >= (ioc->res_size << 3))) {
  581. printk(KERN_WARNING "%s: I/O MMU @ %p is"
  582. "out of mapping resources, %u %u %lx\n",
  583. __func__, ioc->ioc_hpa, ioc->res_size,
  584. pages_needed, dma_get_seg_boundary(dev));
  585. return -1;
  586. }
  587. #else
  588. printk(KERN_WARNING "%s: I/O MMU @ %p is"
  589. "out of mapping resources, %u %u %lx\n",
  590. __func__, ioc->ioc_hpa, ioc->res_size,
  591. pages_needed, dma_get_seg_boundary(dev));
  592. return -1;
  593. #endif
  594. }
  595. }
  596. #ifdef PDIR_SEARCH_TIMING
  597. ioc->avg_search[ioc->avg_idx++] = (ia64_get_itc() - itc_start) / pages_needed;
  598. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  599. #endif
  600. prefetchw(&(ioc->pdir_base[pide]));
  601. #ifdef ASSERT_PDIR_SANITY
  602. /* verify the first enable bit is clear */
  603. if(0x00 != ((u8 *) ioc->pdir_base)[pide*PDIR_ENTRY_SIZE + 7]) {
  604. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  605. }
  606. #endif
  607. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  608. __func__, size, pages_needed, pide,
  609. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  610. ioc->res_bitshift );
  611. return (pide);
  612. }
  613. /**
  614. * sba_free_range - unmark bits in IO PDIR resource bitmap
  615. * @ioc: IO MMU structure which owns the pdir we are interested in.
  616. * @iova: IO virtual address which was previously allocated.
  617. * @size: number of bytes to create a mapping for
  618. *
  619. * clear bits in the ioc's resource map
  620. */
  621. static SBA_INLINE void
  622. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  623. {
  624. unsigned long iovp = SBA_IOVP(ioc, iova);
  625. unsigned int pide = PDIR_INDEX(iovp);
  626. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  627. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  628. int bits_not_wanted = size >> iovp_shift;
  629. unsigned long m;
  630. /* Round up to power-of-two size: see AR2305 note above */
  631. bits_not_wanted = 1UL << get_iovp_order(bits_not_wanted << iovp_shift);
  632. for (; bits_not_wanted > 0 ; res_ptr++) {
  633. if (unlikely(bits_not_wanted > BITS_PER_LONG)) {
  634. /* these mappings start 64bit aligned */
  635. *res_ptr = 0UL;
  636. bits_not_wanted -= BITS_PER_LONG;
  637. pide += BITS_PER_LONG;
  638. } else {
  639. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  640. m = RESMAP_MASK(bits_not_wanted) << (pide & (BITS_PER_LONG - 1));
  641. bits_not_wanted = 0;
  642. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n", __func__, (uint) iova, size,
  643. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  644. ASSERT(m != 0);
  645. ASSERT(bits_not_wanted);
  646. ASSERT((*res_ptr & m) == m); /* verify same bits are set */
  647. *res_ptr &= ~m;
  648. }
  649. }
  650. }
  651. /**************************************************************
  652. *
  653. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  654. *
  655. ***************************************************************/
  656. /**
  657. * sba_io_pdir_entry - fill in one IO PDIR entry
  658. * @pdir_ptr: pointer to IO PDIR entry
  659. * @vba: Virtual CPU address of buffer to map
  660. *
  661. * SBA Mapping Routine
  662. *
  663. * Given a virtual address (vba, arg1) sba_io_pdir_entry()
  664. * loads the I/O PDIR entry pointed to by pdir_ptr (arg0).
  665. * Each IO Pdir entry consists of 8 bytes as shown below
  666. * (LSB == bit 0):
  667. *
  668. * 63 40 11 7 0
  669. * +-+---------------------+----------------------------------+----+--------+
  670. * |V| U | PPN[39:12] | U | FF |
  671. * +-+---------------------+----------------------------------+----+--------+
  672. *
  673. * V == Valid Bit
  674. * U == Unused
  675. * PPN == Physical Page Number
  676. *
  677. * The physical address fields are filled with the results of virt_to_phys()
  678. * on the vba.
  679. */
  680. #if 1
  681. #define sba_io_pdir_entry(pdir_ptr, vba) *pdir_ptr = ((vba & ~0xE000000000000FFFULL) \
  682. | 0x8000000000000000ULL)
  683. #else
  684. void SBA_INLINE
  685. sba_io_pdir_entry(u64 *pdir_ptr, unsigned long vba)
  686. {
  687. *pdir_ptr = ((vba & ~0xE000000000000FFFULL) | 0x80000000000000FFULL);
  688. }
  689. #endif
  690. #ifdef ENABLE_MARK_CLEAN
  691. /**
  692. * Since DMA is i-cache coherent, any (complete) pages that were written via
  693. * DMA can be marked as "clean" so that lazy_mmu_prot_update() doesn't have to
  694. * flush them when they get mapped into an executable vm-area.
  695. */
  696. static void
  697. mark_clean (void *addr, size_t size)
  698. {
  699. unsigned long pg_addr, end;
  700. pg_addr = PAGE_ALIGN((unsigned long) addr);
  701. end = (unsigned long) addr + size;
  702. while (pg_addr + PAGE_SIZE <= end) {
  703. struct page *page = virt_to_page((void *)pg_addr);
  704. set_bit(PG_arch_1, &page->flags);
  705. pg_addr += PAGE_SIZE;
  706. }
  707. }
  708. #endif
  709. /**
  710. * sba_mark_invalid - invalidate one or more IO PDIR entries
  711. * @ioc: IO MMU structure which owns the pdir we are interested in.
  712. * @iova: IO Virtual Address mapped earlier
  713. * @byte_cnt: number of bytes this mapping covers.
  714. *
  715. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  716. * corresponding IO TLB entry. The PCOM (Purge Command Register)
  717. * is to purge stale entries in the IO TLB when unmapping entries.
  718. *
  719. * The PCOM register supports purging of multiple pages, with a minium
  720. * of 1 page and a maximum of 2GB. Hardware requires the address be
  721. * aligned to the size of the range being purged. The size of the range
  722. * must be a power of 2. The "Cool perf optimization" in the
  723. * allocation routine helps keep that true.
  724. */
  725. static SBA_INLINE void
  726. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  727. {
  728. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  729. int off = PDIR_INDEX(iovp);
  730. /* Must be non-zero and rounded up */
  731. ASSERT(byte_cnt > 0);
  732. ASSERT(0 == (byte_cnt & ~iovp_mask));
  733. #ifdef ASSERT_PDIR_SANITY
  734. /* Assert first pdir entry is set */
  735. if (!(ioc->pdir_base[off] >> 60)) {
  736. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  737. }
  738. #endif
  739. if (byte_cnt <= iovp_size)
  740. {
  741. ASSERT(off < ioc->pdir_size);
  742. iovp |= iovp_shift; /* set "size" field for PCOM */
  743. #ifndef FULL_VALID_PDIR
  744. /*
  745. ** clear I/O PDIR entry "valid" bit
  746. ** Do NOT clear the rest - save it for debugging.
  747. ** We should only clear bits that have previously
  748. ** been enabled.
  749. */
  750. ioc->pdir_base[off] &= ~(0x80000000000000FFULL);
  751. #else
  752. /*
  753. ** If we want to maintain the PDIR as valid, put in
  754. ** the spill page so devices prefetching won't
  755. ** cause a hard fail.
  756. */
  757. ioc->pdir_base[off] = (0x80000000000000FFULL | prefetch_spill_page);
  758. #endif
  759. } else {
  760. u32 t = get_iovp_order(byte_cnt) + iovp_shift;
  761. iovp |= t;
  762. ASSERT(t <= 31); /* 2GB! Max value of "size" field */
  763. do {
  764. /* verify this pdir entry is enabled */
  765. ASSERT(ioc->pdir_base[off] >> 63);
  766. #ifndef FULL_VALID_PDIR
  767. /* clear I/O Pdir entry "valid" bit first */
  768. ioc->pdir_base[off] &= ~(0x80000000000000FFULL);
  769. #else
  770. ioc->pdir_base[off] = (0x80000000000000FFULL | prefetch_spill_page);
  771. #endif
  772. off++;
  773. byte_cnt -= iovp_size;
  774. } while (byte_cnt > 0);
  775. }
  776. WRITE_REG(iovp | ioc->ibase, ioc->ioc_hpa+IOC_PCOM);
  777. }
  778. /**
  779. * sba_map_single_attrs - map one buffer and return IOVA for DMA
  780. * @dev: instance of PCI owned by the driver that's asking.
  781. * @addr: driver buffer to map.
  782. * @size: number of bytes to map in driver buffer.
  783. * @dir: R/W or both.
  784. * @attrs: optional dma attributes
  785. *
  786. * See Documentation/DMA-API-HOWTO.txt
  787. */
  788. static dma_addr_t sba_map_page(struct device *dev, struct page *page,
  789. unsigned long poff, size_t size,
  790. enum dma_data_direction dir,
  791. struct dma_attrs *attrs)
  792. {
  793. struct ioc *ioc;
  794. void *addr = page_address(page) + poff;
  795. dma_addr_t iovp;
  796. dma_addr_t offset;
  797. u64 *pdir_start;
  798. int pide;
  799. #ifdef ASSERT_PDIR_SANITY
  800. unsigned long flags;
  801. #endif
  802. #ifdef ALLOW_IOV_BYPASS
  803. unsigned long pci_addr = virt_to_phys(addr);
  804. #endif
  805. #ifdef ALLOW_IOV_BYPASS
  806. ASSERT(to_pci_dev(dev)->dma_mask);
  807. /*
  808. ** Check if the PCI device can DMA to ptr... if so, just return ptr
  809. */
  810. if (likely((pci_addr & ~to_pci_dev(dev)->dma_mask) == 0)) {
  811. /*
  812. ** Device is bit capable of DMA'ing to the buffer...
  813. ** just return the PCI address of ptr
  814. */
  815. DBG_BYPASS("sba_map_single_attrs() bypass mask/addr: "
  816. "0x%lx/0x%lx\n",
  817. to_pci_dev(dev)->dma_mask, pci_addr);
  818. return pci_addr;
  819. }
  820. #endif
  821. ioc = GET_IOC(dev);
  822. ASSERT(ioc);
  823. prefetch(ioc->res_hint);
  824. ASSERT(size > 0);
  825. ASSERT(size <= DMA_CHUNK_SIZE);
  826. /* save offset bits */
  827. offset = ((dma_addr_t) (long) addr) & ~iovp_mask;
  828. /* round up to nearest iovp_size */
  829. size = (size + offset + ~iovp_mask) & iovp_mask;
  830. #ifdef ASSERT_PDIR_SANITY
  831. spin_lock_irqsave(&ioc->res_lock, flags);
  832. if (sba_check_pdir(ioc,"Check before sba_map_single_attrs()"))
  833. panic("Sanity check failed");
  834. spin_unlock_irqrestore(&ioc->res_lock, flags);
  835. #endif
  836. pide = sba_alloc_range(ioc, dev, size);
  837. if (pide < 0)
  838. return 0;
  839. iovp = (dma_addr_t) pide << iovp_shift;
  840. DBG_RUN("%s() 0x%p -> 0x%lx\n", __func__, addr, (long) iovp | offset);
  841. pdir_start = &(ioc->pdir_base[pide]);
  842. while (size > 0) {
  843. ASSERT(((u8 *)pdir_start)[7] == 0); /* verify availability */
  844. sba_io_pdir_entry(pdir_start, (unsigned long) addr);
  845. DBG_RUN(" pdir 0x%p %lx\n", pdir_start, *pdir_start);
  846. addr += iovp_size;
  847. size -= iovp_size;
  848. pdir_start++;
  849. }
  850. /* force pdir update */
  851. wmb();
  852. /* form complete address */
  853. #ifdef ASSERT_PDIR_SANITY
  854. spin_lock_irqsave(&ioc->res_lock, flags);
  855. sba_check_pdir(ioc,"Check after sba_map_single_attrs()");
  856. spin_unlock_irqrestore(&ioc->res_lock, flags);
  857. #endif
  858. return SBA_IOVA(ioc, iovp, offset);
  859. }
  860. static dma_addr_t sba_map_single_attrs(struct device *dev, void *addr,
  861. size_t size, enum dma_data_direction dir,
  862. struct dma_attrs *attrs)
  863. {
  864. return sba_map_page(dev, virt_to_page(addr),
  865. (unsigned long)addr & ~PAGE_MASK, size, dir, attrs);
  866. }
  867. #ifdef ENABLE_MARK_CLEAN
  868. static SBA_INLINE void
  869. sba_mark_clean(struct ioc *ioc, dma_addr_t iova, size_t size)
  870. {
  871. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  872. int off = PDIR_INDEX(iovp);
  873. void *addr;
  874. if (size <= iovp_size) {
  875. addr = phys_to_virt(ioc->pdir_base[off] &
  876. ~0xE000000000000FFFULL);
  877. mark_clean(addr, size);
  878. } else {
  879. do {
  880. addr = phys_to_virt(ioc->pdir_base[off] &
  881. ~0xE000000000000FFFULL);
  882. mark_clean(addr, min(size, iovp_size));
  883. off++;
  884. size -= iovp_size;
  885. } while (size > 0);
  886. }
  887. }
  888. #endif
  889. /**
  890. * sba_unmap_single_attrs - unmap one IOVA and free resources
  891. * @dev: instance of PCI owned by the driver that's asking.
  892. * @iova: IOVA of driver buffer previously mapped.
  893. * @size: number of bytes mapped in driver buffer.
  894. * @dir: R/W or both.
  895. * @attrs: optional dma attributes
  896. *
  897. * See Documentation/DMA-API-HOWTO.txt
  898. */
  899. static void sba_unmap_page(struct device *dev, dma_addr_t iova, size_t size,
  900. enum dma_data_direction dir, struct dma_attrs *attrs)
  901. {
  902. struct ioc *ioc;
  903. #if DELAYED_RESOURCE_CNT > 0
  904. struct sba_dma_pair *d;
  905. #endif
  906. unsigned long flags;
  907. dma_addr_t offset;
  908. ioc = GET_IOC(dev);
  909. ASSERT(ioc);
  910. #ifdef ALLOW_IOV_BYPASS
  911. if (likely((iova & ioc->imask) != ioc->ibase)) {
  912. /*
  913. ** Address does not fall w/in IOVA, must be bypassing
  914. */
  915. DBG_BYPASS("sba_unmap_single_attrs() bypass addr: 0x%lx\n",
  916. iova);
  917. #ifdef ENABLE_MARK_CLEAN
  918. if (dir == DMA_FROM_DEVICE) {
  919. mark_clean(phys_to_virt(iova), size);
  920. }
  921. #endif
  922. return;
  923. }
  924. #endif
  925. offset = iova & ~iovp_mask;
  926. DBG_RUN("%s() iovp 0x%lx/%x\n", __func__, (long) iova, size);
  927. iova ^= offset; /* clear offset bits */
  928. size += offset;
  929. size = ROUNDUP(size, iovp_size);
  930. #ifdef ENABLE_MARK_CLEAN
  931. if (dir == DMA_FROM_DEVICE)
  932. sba_mark_clean(ioc, iova, size);
  933. #endif
  934. #if DELAYED_RESOURCE_CNT > 0
  935. spin_lock_irqsave(&ioc->saved_lock, flags);
  936. d = &(ioc->saved[ioc->saved_cnt]);
  937. d->iova = iova;
  938. d->size = size;
  939. if (unlikely(++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT)) {
  940. int cnt = ioc->saved_cnt;
  941. spin_lock(&ioc->res_lock);
  942. while (cnt--) {
  943. sba_mark_invalid(ioc, d->iova, d->size);
  944. sba_free_range(ioc, d->iova, d->size);
  945. d--;
  946. }
  947. ioc->saved_cnt = 0;
  948. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  949. spin_unlock(&ioc->res_lock);
  950. }
  951. spin_unlock_irqrestore(&ioc->saved_lock, flags);
  952. #else /* DELAYED_RESOURCE_CNT == 0 */
  953. spin_lock_irqsave(&ioc->res_lock, flags);
  954. sba_mark_invalid(ioc, iova, size);
  955. sba_free_range(ioc, iova, size);
  956. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  957. spin_unlock_irqrestore(&ioc->res_lock, flags);
  958. #endif /* DELAYED_RESOURCE_CNT == 0 */
  959. }
  960. void sba_unmap_single_attrs(struct device *dev, dma_addr_t iova, size_t size,
  961. enum dma_data_direction dir, struct dma_attrs *attrs)
  962. {
  963. sba_unmap_page(dev, iova, size, dir, attrs);
  964. }
  965. /**
  966. * sba_alloc_coherent - allocate/map shared mem for DMA
  967. * @dev: instance of PCI owned by the driver that's asking.
  968. * @size: number of bytes mapped in driver buffer.
  969. * @dma_handle: IOVA of new buffer.
  970. *
  971. * See Documentation/DMA-API-HOWTO.txt
  972. */
  973. static void *
  974. sba_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_handle,
  975. gfp_t flags, struct dma_attrs *attrs)
  976. {
  977. struct ioc *ioc;
  978. void *addr;
  979. ioc = GET_IOC(dev);
  980. ASSERT(ioc);
  981. #ifdef CONFIG_NUMA
  982. {
  983. struct page *page;
  984. page = alloc_pages_node(ioc->node, flags, get_order(size));
  985. if (unlikely(!page))
  986. return NULL;
  987. addr = page_address(page);
  988. }
  989. #else
  990. addr = (void *) __get_free_pages(flags, get_order(size));
  991. #endif
  992. if (unlikely(!addr))
  993. return NULL;
  994. memset(addr, 0, size);
  995. *dma_handle = virt_to_phys(addr);
  996. #ifdef ALLOW_IOV_BYPASS
  997. ASSERT(dev->coherent_dma_mask);
  998. /*
  999. ** Check if the PCI device can DMA to ptr... if so, just return ptr
  1000. */
  1001. if (likely((*dma_handle & ~dev->coherent_dma_mask) == 0)) {
  1002. DBG_BYPASS("sba_alloc_coherent() bypass mask/addr: 0x%lx/0x%lx\n",
  1003. dev->coherent_dma_mask, *dma_handle);
  1004. return addr;
  1005. }
  1006. #endif
  1007. /*
  1008. * If device can't bypass or bypass is disabled, pass the 32bit fake
  1009. * device to map single to get an iova mapping.
  1010. */
  1011. *dma_handle = sba_map_single_attrs(&ioc->sac_only_dev->dev, addr,
  1012. size, 0, NULL);
  1013. return addr;
  1014. }
  1015. /**
  1016. * sba_free_coherent - free/unmap shared mem for DMA
  1017. * @dev: instance of PCI owned by the driver that's asking.
  1018. * @size: number of bytes mapped in driver buffer.
  1019. * @vaddr: virtual address IOVA of "consistent" buffer.
  1020. * @dma_handler: IO virtual address of "consistent" buffer.
  1021. *
  1022. * See Documentation/DMA-API-HOWTO.txt
  1023. */
  1024. static void sba_free_coherent(struct device *dev, size_t size, void *vaddr,
  1025. dma_addr_t dma_handle, struct dma_attrs *attrs)
  1026. {
  1027. sba_unmap_single_attrs(dev, dma_handle, size, 0, NULL);
  1028. free_pages((unsigned long) vaddr, get_order(size));
  1029. }
  1030. /*
  1031. ** Since 0 is a valid pdir_base index value, can't use that
  1032. ** to determine if a value is valid or not. Use a flag to indicate
  1033. ** the SG list entry contains a valid pdir index.
  1034. */
  1035. #define PIDE_FLAG 0x1UL
  1036. #ifdef DEBUG_LARGE_SG_ENTRIES
  1037. int dump_run_sg = 0;
  1038. #endif
  1039. /**
  1040. * sba_fill_pdir - write allocated SG entries into IO PDIR
  1041. * @ioc: IO MMU structure which owns the pdir we are interested in.
  1042. * @startsg: list of IOVA/size pairs
  1043. * @nents: number of entries in startsg list
  1044. *
  1045. * Take preprocessed SG list and write corresponding entries
  1046. * in the IO PDIR.
  1047. */
  1048. static SBA_INLINE int
  1049. sba_fill_pdir(
  1050. struct ioc *ioc,
  1051. struct scatterlist *startsg,
  1052. int nents)
  1053. {
  1054. struct scatterlist *dma_sg = startsg; /* pointer to current DMA */
  1055. int n_mappings = 0;
  1056. u64 *pdirp = NULL;
  1057. unsigned long dma_offset = 0;
  1058. while (nents-- > 0) {
  1059. int cnt = startsg->dma_length;
  1060. startsg->dma_length = 0;
  1061. #ifdef DEBUG_LARGE_SG_ENTRIES
  1062. if (dump_run_sg)
  1063. printk(" %2d : %08lx/%05x %p\n",
  1064. nents, startsg->dma_address, cnt,
  1065. sba_sg_address(startsg));
  1066. #else
  1067. DBG_RUN_SG(" %d : %08lx/%05x %p\n",
  1068. nents, startsg->dma_address, cnt,
  1069. sba_sg_address(startsg));
  1070. #endif
  1071. /*
  1072. ** Look for the start of a new DMA stream
  1073. */
  1074. if (startsg->dma_address & PIDE_FLAG) {
  1075. u32 pide = startsg->dma_address & ~PIDE_FLAG;
  1076. dma_offset = (unsigned long) pide & ~iovp_mask;
  1077. startsg->dma_address = 0;
  1078. if (n_mappings)
  1079. dma_sg = sg_next(dma_sg);
  1080. dma_sg->dma_address = pide | ioc->ibase;
  1081. pdirp = &(ioc->pdir_base[pide >> iovp_shift]);
  1082. n_mappings++;
  1083. }
  1084. /*
  1085. ** Look for a VCONTIG chunk
  1086. */
  1087. if (cnt) {
  1088. unsigned long vaddr = (unsigned long) sba_sg_address(startsg);
  1089. ASSERT(pdirp);
  1090. /* Since multiple Vcontig blocks could make up
  1091. ** one DMA stream, *add* cnt to dma_len.
  1092. */
  1093. dma_sg->dma_length += cnt;
  1094. cnt += dma_offset;
  1095. dma_offset=0; /* only want offset on first chunk */
  1096. cnt = ROUNDUP(cnt, iovp_size);
  1097. do {
  1098. sba_io_pdir_entry(pdirp, vaddr);
  1099. vaddr += iovp_size;
  1100. cnt -= iovp_size;
  1101. pdirp++;
  1102. } while (cnt > 0);
  1103. }
  1104. startsg = sg_next(startsg);
  1105. }
  1106. /* force pdir update */
  1107. wmb();
  1108. #ifdef DEBUG_LARGE_SG_ENTRIES
  1109. dump_run_sg = 0;
  1110. #endif
  1111. return(n_mappings);
  1112. }
  1113. /*
  1114. ** Two address ranges are DMA contiguous *iff* "end of prev" and
  1115. ** "start of next" are both on an IOV page boundary.
  1116. **
  1117. ** (shift left is a quick trick to mask off upper bits)
  1118. */
  1119. #define DMA_CONTIG(__X, __Y) \
  1120. (((((unsigned long) __X) | ((unsigned long) __Y)) << (BITS_PER_LONG - iovp_shift)) == 0UL)
  1121. /**
  1122. * sba_coalesce_chunks - preprocess the SG list
  1123. * @ioc: IO MMU structure which owns the pdir we are interested in.
  1124. * @startsg: list of IOVA/size pairs
  1125. * @nents: number of entries in startsg list
  1126. *
  1127. * First pass is to walk the SG list and determine where the breaks are
  1128. * in the DMA stream. Allocates PDIR entries but does not fill them.
  1129. * Returns the number of DMA chunks.
  1130. *
  1131. * Doing the fill separate from the coalescing/allocation keeps the
  1132. * code simpler. Future enhancement could make one pass through
  1133. * the sglist do both.
  1134. */
  1135. static SBA_INLINE int
  1136. sba_coalesce_chunks(struct ioc *ioc, struct device *dev,
  1137. struct scatterlist *startsg,
  1138. int nents)
  1139. {
  1140. struct scatterlist *vcontig_sg; /* VCONTIG chunk head */
  1141. unsigned long vcontig_len; /* len of VCONTIG chunk */
  1142. unsigned long vcontig_end;
  1143. struct scatterlist *dma_sg; /* next DMA stream head */
  1144. unsigned long dma_offset, dma_len; /* start/len of DMA stream */
  1145. int n_mappings = 0;
  1146. unsigned int max_seg_size = dma_get_max_seg_size(dev);
  1147. int idx;
  1148. while (nents > 0) {
  1149. unsigned long vaddr = (unsigned long) sba_sg_address(startsg);
  1150. /*
  1151. ** Prepare for first/next DMA stream
  1152. */
  1153. dma_sg = vcontig_sg = startsg;
  1154. dma_len = vcontig_len = vcontig_end = startsg->length;
  1155. vcontig_end += vaddr;
  1156. dma_offset = vaddr & ~iovp_mask;
  1157. /* PARANOID: clear entries */
  1158. startsg->dma_address = startsg->dma_length = 0;
  1159. /*
  1160. ** This loop terminates one iteration "early" since
  1161. ** it's always looking one "ahead".
  1162. */
  1163. while (--nents > 0) {
  1164. unsigned long vaddr; /* tmp */
  1165. startsg = sg_next(startsg);
  1166. /* PARANOID */
  1167. startsg->dma_address = startsg->dma_length = 0;
  1168. /* catch brokenness in SCSI layer */
  1169. ASSERT(startsg->length <= DMA_CHUNK_SIZE);
  1170. /*
  1171. ** First make sure current dma stream won't
  1172. ** exceed DMA_CHUNK_SIZE if we coalesce the
  1173. ** next entry.
  1174. */
  1175. if (((dma_len + dma_offset + startsg->length + ~iovp_mask) & iovp_mask)
  1176. > DMA_CHUNK_SIZE)
  1177. break;
  1178. if (dma_len + startsg->length > max_seg_size)
  1179. break;
  1180. /*
  1181. ** Then look for virtually contiguous blocks.
  1182. **
  1183. ** append the next transaction?
  1184. */
  1185. vaddr = (unsigned long) sba_sg_address(startsg);
  1186. if (vcontig_end == vaddr)
  1187. {
  1188. vcontig_len += startsg->length;
  1189. vcontig_end += startsg->length;
  1190. dma_len += startsg->length;
  1191. continue;
  1192. }
  1193. #ifdef DEBUG_LARGE_SG_ENTRIES
  1194. dump_run_sg = (vcontig_len > iovp_size);
  1195. #endif
  1196. /*
  1197. ** Not virtually contiguous.
  1198. ** Terminate prev chunk.
  1199. ** Start a new chunk.
  1200. **
  1201. ** Once we start a new VCONTIG chunk, dma_offset
  1202. ** can't change. And we need the offset from the first
  1203. ** chunk - not the last one. Ergo Successive chunks
  1204. ** must start on page boundaries and dove tail
  1205. ** with it's predecessor.
  1206. */
  1207. vcontig_sg->dma_length = vcontig_len;
  1208. vcontig_sg = startsg;
  1209. vcontig_len = startsg->length;
  1210. /*
  1211. ** 3) do the entries end/start on page boundaries?
  1212. ** Don't update vcontig_end until we've checked.
  1213. */
  1214. if (DMA_CONTIG(vcontig_end, vaddr))
  1215. {
  1216. vcontig_end = vcontig_len + vaddr;
  1217. dma_len += vcontig_len;
  1218. continue;
  1219. } else {
  1220. break;
  1221. }
  1222. }
  1223. /*
  1224. ** End of DMA Stream
  1225. ** Terminate last VCONTIG block.
  1226. ** Allocate space for DMA stream.
  1227. */
  1228. vcontig_sg->dma_length = vcontig_len;
  1229. dma_len = (dma_len + dma_offset + ~iovp_mask) & iovp_mask;
  1230. ASSERT(dma_len <= DMA_CHUNK_SIZE);
  1231. idx = sba_alloc_range(ioc, dev, dma_len);
  1232. if (idx < 0) {
  1233. dma_sg->dma_length = 0;
  1234. return -1;
  1235. }
  1236. dma_sg->dma_address = (dma_addr_t)(PIDE_FLAG | (idx << iovp_shift)
  1237. | dma_offset);
  1238. n_mappings++;
  1239. }
  1240. return n_mappings;
  1241. }
  1242. static void sba_unmap_sg_attrs(struct device *dev, struct scatterlist *sglist,
  1243. int nents, enum dma_data_direction dir,
  1244. struct dma_attrs *attrs);
  1245. /**
  1246. * sba_map_sg - map Scatter/Gather list
  1247. * @dev: instance of PCI owned by the driver that's asking.
  1248. * @sglist: array of buffer/length pairs
  1249. * @nents: number of entries in list
  1250. * @dir: R/W or both.
  1251. * @attrs: optional dma attributes
  1252. *
  1253. * See Documentation/DMA-API-HOWTO.txt
  1254. */
  1255. static int sba_map_sg_attrs(struct device *dev, struct scatterlist *sglist,
  1256. int nents, enum dma_data_direction dir,
  1257. struct dma_attrs *attrs)
  1258. {
  1259. struct ioc *ioc;
  1260. int coalesced, filled = 0;
  1261. #ifdef ASSERT_PDIR_SANITY
  1262. unsigned long flags;
  1263. #endif
  1264. #ifdef ALLOW_IOV_BYPASS_SG
  1265. struct scatterlist *sg;
  1266. #endif
  1267. DBG_RUN_SG("%s() START %d entries\n", __func__, nents);
  1268. ioc = GET_IOC(dev);
  1269. ASSERT(ioc);
  1270. #ifdef ALLOW_IOV_BYPASS_SG
  1271. ASSERT(to_pci_dev(dev)->dma_mask);
  1272. if (likely((ioc->dma_mask & ~to_pci_dev(dev)->dma_mask) == 0)) {
  1273. for_each_sg(sglist, sg, nents, filled) {
  1274. sg->dma_length = sg->length;
  1275. sg->dma_address = virt_to_phys(sba_sg_address(sg));
  1276. }
  1277. return filled;
  1278. }
  1279. #endif
  1280. /* Fast path single entry scatterlists. */
  1281. if (nents == 1) {
  1282. sglist->dma_length = sglist->length;
  1283. sglist->dma_address = sba_map_single_attrs(dev, sba_sg_address(sglist), sglist->length, dir, attrs);
  1284. return 1;
  1285. }
  1286. #ifdef ASSERT_PDIR_SANITY
  1287. spin_lock_irqsave(&ioc->res_lock, flags);
  1288. if (sba_check_pdir(ioc,"Check before sba_map_sg_attrs()"))
  1289. {
  1290. sba_dump_sg(ioc, sglist, nents);
  1291. panic("Check before sba_map_sg_attrs()");
  1292. }
  1293. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1294. #endif
  1295. prefetch(ioc->res_hint);
  1296. /*
  1297. ** First coalesce the chunks and allocate I/O pdir space
  1298. **
  1299. ** If this is one DMA stream, we can properly map using the
  1300. ** correct virtual address associated with each DMA page.
  1301. ** w/o this association, we wouldn't have coherent DMA!
  1302. ** Access to the virtual address is what forces a two pass algorithm.
  1303. */
  1304. coalesced = sba_coalesce_chunks(ioc, dev, sglist, nents);
  1305. if (coalesced < 0) {
  1306. sba_unmap_sg_attrs(dev, sglist, nents, dir, attrs);
  1307. return 0;
  1308. }
  1309. /*
  1310. ** Program the I/O Pdir
  1311. **
  1312. ** map the virtual addresses to the I/O Pdir
  1313. ** o dma_address will contain the pdir index
  1314. ** o dma_len will contain the number of bytes to map
  1315. ** o address contains the virtual address.
  1316. */
  1317. filled = sba_fill_pdir(ioc, sglist, nents);
  1318. #ifdef ASSERT_PDIR_SANITY
  1319. spin_lock_irqsave(&ioc->res_lock, flags);
  1320. if (sba_check_pdir(ioc,"Check after sba_map_sg_attrs()"))
  1321. {
  1322. sba_dump_sg(ioc, sglist, nents);
  1323. panic("Check after sba_map_sg_attrs()\n");
  1324. }
  1325. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1326. #endif
  1327. ASSERT(coalesced == filled);
  1328. DBG_RUN_SG("%s() DONE %d mappings\n", __func__, filled);
  1329. return filled;
  1330. }
  1331. /**
  1332. * sba_unmap_sg_attrs - unmap Scatter/Gather list
  1333. * @dev: instance of PCI owned by the driver that's asking.
  1334. * @sglist: array of buffer/length pairs
  1335. * @nents: number of entries in list
  1336. * @dir: R/W or both.
  1337. * @attrs: optional dma attributes
  1338. *
  1339. * See Documentation/DMA-API-HOWTO.txt
  1340. */
  1341. static void sba_unmap_sg_attrs(struct device *dev, struct scatterlist *sglist,
  1342. int nents, enum dma_data_direction dir,
  1343. struct dma_attrs *attrs)
  1344. {
  1345. #ifdef ASSERT_PDIR_SANITY
  1346. struct ioc *ioc;
  1347. unsigned long flags;
  1348. #endif
  1349. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  1350. __func__, nents, sba_sg_address(sglist), sglist->length);
  1351. #ifdef ASSERT_PDIR_SANITY
  1352. ioc = GET_IOC(dev);
  1353. ASSERT(ioc);
  1354. spin_lock_irqsave(&ioc->res_lock, flags);
  1355. sba_check_pdir(ioc,"Check before sba_unmap_sg_attrs()");
  1356. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1357. #endif
  1358. while (nents && sglist->dma_length) {
  1359. sba_unmap_single_attrs(dev, sglist->dma_address,
  1360. sglist->dma_length, dir, attrs);
  1361. sglist = sg_next(sglist);
  1362. nents--;
  1363. }
  1364. DBG_RUN_SG("%s() DONE (nents %d)\n", __func__, nents);
  1365. #ifdef ASSERT_PDIR_SANITY
  1366. spin_lock_irqsave(&ioc->res_lock, flags);
  1367. sba_check_pdir(ioc,"Check after sba_unmap_sg_attrs()");
  1368. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1369. #endif
  1370. }
  1371. /**************************************************************
  1372. *
  1373. * Initialization and claim
  1374. *
  1375. ***************************************************************/
  1376. static void
  1377. ioc_iova_init(struct ioc *ioc)
  1378. {
  1379. int tcnfg;
  1380. int agp_found = 0;
  1381. struct pci_dev *device = NULL;
  1382. #ifdef FULL_VALID_PDIR
  1383. unsigned long index;
  1384. #endif
  1385. /*
  1386. ** Firmware programs the base and size of a "safe IOVA space"
  1387. ** (one that doesn't overlap memory or LMMIO space) in the
  1388. ** IBASE and IMASK registers.
  1389. */
  1390. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE) & ~0x1UL;
  1391. ioc->imask = READ_REG(ioc->ioc_hpa + IOC_IMASK) | 0xFFFFFFFF00000000UL;
  1392. ioc->iov_size = ~ioc->imask + 1;
  1393. DBG_INIT("%s() hpa %p IOV base 0x%lx mask 0x%lx (%dMB)\n",
  1394. __func__, ioc->ioc_hpa, ioc->ibase, ioc->imask,
  1395. ioc->iov_size >> 20);
  1396. switch (iovp_size) {
  1397. case 4*1024: tcnfg = 0; break;
  1398. case 8*1024: tcnfg = 1; break;
  1399. case 16*1024: tcnfg = 2; break;
  1400. case 64*1024: tcnfg = 3; break;
  1401. default:
  1402. panic(PFX "Unsupported IOTLB page size %ldK",
  1403. iovp_size >> 10);
  1404. break;
  1405. }
  1406. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1407. ioc->pdir_size = (ioc->iov_size / iovp_size) * PDIR_ENTRY_SIZE;
  1408. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1409. get_order(ioc->pdir_size));
  1410. if (!ioc->pdir_base)
  1411. panic(PFX "Couldn't allocate I/O Page Table\n");
  1412. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1413. DBG_INIT("%s() IOV page size %ldK pdir %p size %x\n", __func__,
  1414. iovp_size >> 10, ioc->pdir_base, ioc->pdir_size);
  1415. ASSERT(ALIGN((unsigned long) ioc->pdir_base, 4*1024) == (unsigned long) ioc->pdir_base);
  1416. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1417. /*
  1418. ** If an AGP device is present, only use half of the IOV space
  1419. ** for PCI DMA. Unfortunately we can't know ahead of time
  1420. ** whether GART support will actually be used, for now we
  1421. ** can just key on an AGP device found in the system.
  1422. ** We program the next pdir index after we stop w/ a key for
  1423. ** the GART code to handshake on.
  1424. */
  1425. for_each_pci_dev(device)
  1426. agp_found |= pci_find_capability(device, PCI_CAP_ID_AGP);
  1427. if (agp_found && reserve_sba_gart) {
  1428. printk(KERN_INFO PFX "reserving %dMb of IOVA space at 0x%lx for agpgart\n",
  1429. ioc->iov_size/2 >> 20, ioc->ibase + ioc->iov_size/2);
  1430. ioc->pdir_size /= 2;
  1431. ((u64 *)ioc->pdir_base)[PDIR_INDEX(ioc->iov_size/2)] = ZX1_SBA_IOMMU_COOKIE;
  1432. }
  1433. #ifdef FULL_VALID_PDIR
  1434. /*
  1435. ** Check to see if the spill page has been allocated, we don't need more than
  1436. ** one across multiple SBAs.
  1437. */
  1438. if (!prefetch_spill_page) {
  1439. char *spill_poison = "SBAIOMMU POISON";
  1440. int poison_size = 16;
  1441. void *poison_addr, *addr;
  1442. addr = (void *)__get_free_pages(GFP_KERNEL, get_order(iovp_size));
  1443. if (!addr)
  1444. panic(PFX "Couldn't allocate PDIR spill page\n");
  1445. poison_addr = addr;
  1446. for ( ; (u64) poison_addr < addr + iovp_size; poison_addr += poison_size)
  1447. memcpy(poison_addr, spill_poison, poison_size);
  1448. prefetch_spill_page = virt_to_phys(addr);
  1449. DBG_INIT("%s() prefetch spill addr: 0x%lx\n", __func__, prefetch_spill_page);
  1450. }
  1451. /*
  1452. ** Set all the PDIR entries valid w/ the spill page as the target
  1453. */
  1454. for (index = 0 ; index < (ioc->pdir_size / PDIR_ENTRY_SIZE) ; index++)
  1455. ((u64 *)ioc->pdir_base)[index] = (0x80000000000000FF | prefetch_spill_page);
  1456. #endif
  1457. /* Clear I/O TLB of any possible entries */
  1458. WRITE_REG(ioc->ibase | (get_iovp_order(ioc->iov_size) + iovp_shift), ioc->ioc_hpa + IOC_PCOM);
  1459. READ_REG(ioc->ioc_hpa + IOC_PCOM);
  1460. /* Enable IOVA translation */
  1461. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1462. READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1463. }
  1464. static void __init
  1465. ioc_resource_init(struct ioc *ioc)
  1466. {
  1467. spin_lock_init(&ioc->res_lock);
  1468. #if DELAYED_RESOURCE_CNT > 0
  1469. spin_lock_init(&ioc->saved_lock);
  1470. #endif
  1471. /* resource map size dictated by pdir_size */
  1472. ioc->res_size = ioc->pdir_size / PDIR_ENTRY_SIZE; /* entries */
  1473. ioc->res_size >>= 3; /* convert bit count to byte count */
  1474. DBG_INIT("%s() res_size 0x%x\n", __func__, ioc->res_size);
  1475. ioc->res_map = (char *) __get_free_pages(GFP_KERNEL,
  1476. get_order(ioc->res_size));
  1477. if (!ioc->res_map)
  1478. panic(PFX "Couldn't allocate resource map\n");
  1479. memset(ioc->res_map, 0, ioc->res_size);
  1480. /* next available IOVP - circular search */
  1481. ioc->res_hint = (unsigned long *) ioc->res_map;
  1482. #ifdef ASSERT_PDIR_SANITY
  1483. /* Mark first bit busy - ie no IOVA 0 */
  1484. ioc->res_map[0] = 0x1;
  1485. ioc->pdir_base[0] = 0x8000000000000000ULL | ZX1_SBA_IOMMU_COOKIE;
  1486. #endif
  1487. #ifdef FULL_VALID_PDIR
  1488. /* Mark the last resource used so we don't prefetch beyond IOVA space */
  1489. ioc->res_map[ioc->res_size - 1] |= 0x80UL; /* res_map is chars */
  1490. ioc->pdir_base[(ioc->pdir_size / PDIR_ENTRY_SIZE) - 1] = (0x80000000000000FF
  1491. | prefetch_spill_page);
  1492. #endif
  1493. DBG_INIT("%s() res_map %x %p\n", __func__,
  1494. ioc->res_size, (void *) ioc->res_map);
  1495. }
  1496. static void __init
  1497. ioc_sac_init(struct ioc *ioc)
  1498. {
  1499. struct pci_dev *sac = NULL;
  1500. struct pci_controller *controller = NULL;
  1501. /*
  1502. * pci_alloc_coherent() must return a DMA address which is
  1503. * SAC (single address cycle) addressable, so allocate a
  1504. * pseudo-device to enforce that.
  1505. */
  1506. sac = kzalloc(sizeof(*sac), GFP_KERNEL);
  1507. if (!sac)
  1508. panic(PFX "Couldn't allocate struct pci_dev");
  1509. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  1510. if (!controller)
  1511. panic(PFX "Couldn't allocate struct pci_controller");
  1512. controller->iommu = ioc;
  1513. sac->sysdata = controller;
  1514. sac->dma_mask = 0xFFFFFFFFUL;
  1515. #ifdef CONFIG_PCI
  1516. sac->dev.bus = &pci_bus_type;
  1517. #endif
  1518. ioc->sac_only_dev = sac;
  1519. }
  1520. static void __init
  1521. ioc_zx1_init(struct ioc *ioc)
  1522. {
  1523. unsigned long rope_config;
  1524. unsigned int i;
  1525. if (ioc->rev < 0x20)
  1526. panic(PFX "IOC 2.0 or later required for IOMMU support\n");
  1527. /* 38 bit memory controller + extra bit for range displaced by MMIO */
  1528. ioc->dma_mask = (0x1UL << 39) - 1;
  1529. /*
  1530. ** Clear ROPE(N)_CONFIG AO bit.
  1531. ** Disables "NT Ordering" (~= !"Relaxed Ordering")
  1532. ** Overrides bit 1 in DMA Hint Sets.
  1533. ** Improves netperf UDP_STREAM by ~10% for tg3 on bcm5701.
  1534. */
  1535. for (i=0; i<(8*8); i+=8) {
  1536. rope_config = READ_REG(ioc->ioc_hpa + IOC_ROPE0_CFG + i);
  1537. rope_config &= ~IOC_ROPE_AO;
  1538. WRITE_REG(rope_config, ioc->ioc_hpa + IOC_ROPE0_CFG + i);
  1539. }
  1540. }
  1541. typedef void (initfunc)(struct ioc *);
  1542. struct ioc_iommu {
  1543. u32 func_id;
  1544. char *name;
  1545. initfunc *init;
  1546. };
  1547. static struct ioc_iommu ioc_iommu_info[] __initdata = {
  1548. { ZX1_IOC_ID, "zx1", ioc_zx1_init },
  1549. { ZX2_IOC_ID, "zx2", NULL },
  1550. { SX1000_IOC_ID, "sx1000", NULL },
  1551. { SX2000_IOC_ID, "sx2000", NULL },
  1552. };
  1553. static void ioc_init(unsigned long hpa, struct ioc *ioc)
  1554. {
  1555. struct ioc_iommu *info;
  1556. ioc->next = ioc_list;
  1557. ioc_list = ioc;
  1558. ioc->ioc_hpa = ioremap(hpa, 0x1000);
  1559. ioc->func_id = READ_REG(ioc->ioc_hpa + IOC_FUNC_ID);
  1560. ioc->rev = READ_REG(ioc->ioc_hpa + IOC_FCLASS) & 0xFFUL;
  1561. ioc->dma_mask = 0xFFFFFFFFFFFFFFFFUL; /* conservative */
  1562. for (info = ioc_iommu_info; info < ioc_iommu_info + ARRAY_SIZE(ioc_iommu_info); info++) {
  1563. if (ioc->func_id == info->func_id) {
  1564. ioc->name = info->name;
  1565. if (info->init)
  1566. (info->init)(ioc);
  1567. }
  1568. }
  1569. iovp_size = (1 << iovp_shift);
  1570. iovp_mask = ~(iovp_size - 1);
  1571. DBG_INIT("%s: PAGE_SIZE %ldK, iovp_size %ldK\n", __func__,
  1572. PAGE_SIZE >> 10, iovp_size >> 10);
  1573. if (!ioc->name) {
  1574. ioc->name = kmalloc(24, GFP_KERNEL);
  1575. if (ioc->name)
  1576. sprintf((char *) ioc->name, "Unknown (%04x:%04x)",
  1577. ioc->func_id & 0xFFFF, (ioc->func_id >> 16) & 0xFFFF);
  1578. else
  1579. ioc->name = "Unknown";
  1580. }
  1581. ioc_iova_init(ioc);
  1582. ioc_resource_init(ioc);
  1583. ioc_sac_init(ioc);
  1584. if ((long) ~iovp_mask > (long) ia64_max_iommu_merge_mask)
  1585. ia64_max_iommu_merge_mask = ~iovp_mask;
  1586. printk(KERN_INFO PFX
  1587. "%s %d.%d HPA 0x%lx IOVA space %dMb at 0x%lx\n",
  1588. ioc->name, (ioc->rev >> 4) & 0xF, ioc->rev & 0xF,
  1589. hpa, ioc->iov_size >> 20, ioc->ibase);
  1590. }
  1591. /**************************************************************************
  1592. **
  1593. ** SBA initialization code (HW and SW)
  1594. **
  1595. ** o identify SBA chip itself
  1596. ** o FIXME: initialize DMA hints for reasonable defaults
  1597. **
  1598. **************************************************************************/
  1599. #ifdef CONFIG_PROC_FS
  1600. static void *
  1601. ioc_start(struct seq_file *s, loff_t *pos)
  1602. {
  1603. struct ioc *ioc;
  1604. loff_t n = *pos;
  1605. for (ioc = ioc_list; ioc; ioc = ioc->next)
  1606. if (!n--)
  1607. return ioc;
  1608. return NULL;
  1609. }
  1610. static void *
  1611. ioc_next(struct seq_file *s, void *v, loff_t *pos)
  1612. {
  1613. struct ioc *ioc = v;
  1614. ++*pos;
  1615. return ioc->next;
  1616. }
  1617. static void
  1618. ioc_stop(struct seq_file *s, void *v)
  1619. {
  1620. }
  1621. static int
  1622. ioc_show(struct seq_file *s, void *v)
  1623. {
  1624. struct ioc *ioc = v;
  1625. unsigned long *res_ptr = (unsigned long *)ioc->res_map;
  1626. int i, used = 0;
  1627. seq_printf(s, "Hewlett Packard %s IOC rev %d.%d\n",
  1628. ioc->name, ((ioc->rev >> 4) & 0xF), (ioc->rev & 0xF));
  1629. #ifdef CONFIG_NUMA
  1630. if (ioc->node != NUMA_NO_NODE)
  1631. seq_printf(s, "NUMA node : %d\n", ioc->node);
  1632. #endif
  1633. seq_printf(s, "IOVA size : %ld MB\n", ((ioc->pdir_size >> 3) * iovp_size)/(1024*1024));
  1634. seq_printf(s, "IOVA page size : %ld kb\n", iovp_size/1024);
  1635. for (i = 0; i < (ioc->res_size / sizeof(unsigned long)); ++i, ++res_ptr)
  1636. used += hweight64(*res_ptr);
  1637. seq_printf(s, "PDIR size : %d entries\n", ioc->pdir_size >> 3);
  1638. seq_printf(s, "PDIR used : %d entries\n", used);
  1639. #ifdef PDIR_SEARCH_TIMING
  1640. {
  1641. unsigned long i = 0, avg = 0, min, max;
  1642. min = max = ioc->avg_search[0];
  1643. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1644. avg += ioc->avg_search[i];
  1645. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1646. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1647. }
  1648. avg /= SBA_SEARCH_SAMPLE;
  1649. seq_printf(s, "Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles/IOVA page)\n",
  1650. min, avg, max);
  1651. }
  1652. #endif
  1653. #ifndef ALLOW_IOV_BYPASS
  1654. seq_printf(s, "IOVA bypass disabled\n");
  1655. #endif
  1656. return 0;
  1657. }
  1658. static const struct seq_operations ioc_seq_ops = {
  1659. .start = ioc_start,
  1660. .next = ioc_next,
  1661. .stop = ioc_stop,
  1662. .show = ioc_show
  1663. };
  1664. static int
  1665. ioc_open(struct inode *inode, struct file *file)
  1666. {
  1667. return seq_open(file, &ioc_seq_ops);
  1668. }
  1669. static const struct file_operations ioc_fops = {
  1670. .open = ioc_open,
  1671. .read = seq_read,
  1672. .llseek = seq_lseek,
  1673. .release = seq_release
  1674. };
  1675. static void __init
  1676. ioc_proc_init(void)
  1677. {
  1678. struct proc_dir_entry *dir;
  1679. dir = proc_mkdir("bus/mckinley", NULL);
  1680. if (!dir)
  1681. return;
  1682. proc_create(ioc_list->name, 0, dir, &ioc_fops);
  1683. }
  1684. #endif
  1685. static void
  1686. sba_connect_bus(struct pci_bus *bus)
  1687. {
  1688. acpi_handle handle, parent;
  1689. acpi_status status;
  1690. struct ioc *ioc;
  1691. if (!PCI_CONTROLLER(bus))
  1692. panic(PFX "no sysdata on bus %d!\n", bus->number);
  1693. if (PCI_CONTROLLER(bus)->iommu)
  1694. return;
  1695. handle = acpi_device_handle(PCI_CONTROLLER(bus)->companion);
  1696. if (!handle)
  1697. return;
  1698. /*
  1699. * The IOC scope encloses PCI root bridges in the ACPI
  1700. * namespace, so work our way out until we find an IOC we
  1701. * claimed previously.
  1702. */
  1703. do {
  1704. for (ioc = ioc_list; ioc; ioc = ioc->next)
  1705. if (ioc->handle == handle) {
  1706. PCI_CONTROLLER(bus)->iommu = ioc;
  1707. return;
  1708. }
  1709. status = acpi_get_parent(handle, &parent);
  1710. handle = parent;
  1711. } while (ACPI_SUCCESS(status));
  1712. printk(KERN_WARNING "No IOC for PCI Bus %04x:%02x in ACPI\n", pci_domain_nr(bus), bus->number);
  1713. }
  1714. static void __init
  1715. sba_map_ioc_to_node(struct ioc *ioc, acpi_handle handle)
  1716. {
  1717. #ifdef CONFIG_NUMA
  1718. unsigned int node;
  1719. node = acpi_get_node(handle);
  1720. if (node != NUMA_NO_NODE && !node_online(node))
  1721. node = NUMA_NO_NODE;
  1722. ioc->node = node;
  1723. #endif
  1724. }
  1725. static void acpi_sba_ioc_add(struct ioc *ioc)
  1726. {
  1727. acpi_handle handle = ioc->handle;
  1728. acpi_status status;
  1729. u64 hpa, length;
  1730. struct acpi_device_info *adi;
  1731. ioc_found = ioc->next;
  1732. status = hp_acpi_csr_space(handle, &hpa, &length);
  1733. if (ACPI_FAILURE(status))
  1734. goto err;
  1735. status = acpi_get_object_info(handle, &adi);
  1736. if (ACPI_FAILURE(status))
  1737. goto err;
  1738. /*
  1739. * For HWP0001, only SBA appears in ACPI namespace. It encloses the PCI
  1740. * root bridges, and its CSR space includes the IOC function.
  1741. */
  1742. if (strncmp("HWP0001", adi->hardware_id.string, 7) == 0) {
  1743. hpa += ZX1_IOC_OFFSET;
  1744. /* zx1 based systems default to kernel page size iommu pages */
  1745. if (!iovp_shift)
  1746. iovp_shift = min(PAGE_SHIFT, 16);
  1747. }
  1748. kfree(adi);
  1749. /*
  1750. * default anything not caught above or specified on cmdline to 4k
  1751. * iommu page size
  1752. */
  1753. if (!iovp_shift)
  1754. iovp_shift = 12;
  1755. ioc_init(hpa, ioc);
  1756. /* setup NUMA node association */
  1757. sba_map_ioc_to_node(ioc, handle);
  1758. return;
  1759. err:
  1760. kfree(ioc);
  1761. }
  1762. static const struct acpi_device_id hp_ioc_iommu_device_ids[] = {
  1763. {"HWP0001", 0},
  1764. {"HWP0004", 0},
  1765. {"", 0},
  1766. };
  1767. static int acpi_sba_ioc_attach(struct acpi_device *device,
  1768. const struct acpi_device_id *not_used)
  1769. {
  1770. struct ioc *ioc;
  1771. ioc = kzalloc(sizeof(*ioc), GFP_KERNEL);
  1772. if (!ioc)
  1773. return -ENOMEM;
  1774. ioc->next = ioc_found;
  1775. ioc_found = ioc;
  1776. ioc->handle = device->handle;
  1777. return 1;
  1778. }
  1779. static struct acpi_scan_handler acpi_sba_ioc_handler = {
  1780. .ids = hp_ioc_iommu_device_ids,
  1781. .attach = acpi_sba_ioc_attach,
  1782. };
  1783. static int __init acpi_sba_ioc_init_acpi(void)
  1784. {
  1785. return acpi_scan_add_handler(&acpi_sba_ioc_handler);
  1786. }
  1787. /* This has to run before acpi_scan_init(). */
  1788. arch_initcall(acpi_sba_ioc_init_acpi);
  1789. extern struct dma_map_ops swiotlb_dma_ops;
  1790. static int __init
  1791. sba_init(void)
  1792. {
  1793. if (!ia64_platform_is("hpzx1") && !ia64_platform_is("hpzx1_swiotlb"))
  1794. return 0;
  1795. #if defined(CONFIG_IA64_GENERIC)
  1796. /* If we are booting a kdump kernel, the sba_iommu will
  1797. * cause devices that were not shutdown properly to MCA
  1798. * as soon as they are turned back on. Our only option for
  1799. * a successful kdump kernel boot is to use the swiotlb.
  1800. */
  1801. if (is_kdump_kernel()) {
  1802. dma_ops = &swiotlb_dma_ops;
  1803. if (swiotlb_late_init_with_default_size(64 * (1<<20)) != 0)
  1804. panic("Unable to initialize software I/O TLB:"
  1805. " Try machvec=dig boot option");
  1806. machvec_init("dig");
  1807. return 0;
  1808. }
  1809. #endif
  1810. /*
  1811. * ioc_found should be populated by the acpi_sba_ioc_handler's .attach()
  1812. * routine, but that only happens if acpi_scan_init() has already run.
  1813. */
  1814. while (ioc_found)
  1815. acpi_sba_ioc_add(ioc_found);
  1816. if (!ioc_list) {
  1817. #ifdef CONFIG_IA64_GENERIC
  1818. /*
  1819. * If we didn't find something sba_iommu can claim, we
  1820. * need to setup the swiotlb and switch to the dig machvec.
  1821. */
  1822. dma_ops = &swiotlb_dma_ops;
  1823. if (swiotlb_late_init_with_default_size(64 * (1<<20)) != 0)
  1824. panic("Unable to find SBA IOMMU or initialize "
  1825. "software I/O TLB: Try machvec=dig boot option");
  1826. machvec_init("dig");
  1827. #else
  1828. panic("Unable to find SBA IOMMU: Try a generic or DIG kernel");
  1829. #endif
  1830. return 0;
  1831. }
  1832. #if defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_HP_ZX1_SWIOTLB)
  1833. /*
  1834. * hpzx1_swiotlb needs to have a fairly small swiotlb bounce
  1835. * buffer setup to support devices with smaller DMA masks than
  1836. * sba_iommu can handle.
  1837. */
  1838. if (ia64_platform_is("hpzx1_swiotlb")) {
  1839. extern void hwsw_init(void);
  1840. hwsw_init();
  1841. }
  1842. #endif
  1843. #ifdef CONFIG_PCI
  1844. {
  1845. struct pci_bus *b = NULL;
  1846. while ((b = pci_find_next_bus(b)) != NULL)
  1847. sba_connect_bus(b);
  1848. }
  1849. #endif
  1850. #ifdef CONFIG_PROC_FS
  1851. ioc_proc_init();
  1852. #endif
  1853. return 0;
  1854. }
  1855. subsys_initcall(sba_init); /* must be initialized after ACPI etc., but before any drivers... */
  1856. static int __init
  1857. nosbagart(char *str)
  1858. {
  1859. reserve_sba_gart = 0;
  1860. return 1;
  1861. }
  1862. static int sba_dma_supported (struct device *dev, u64 mask)
  1863. {
  1864. /* make sure it's at least 32bit capable */
  1865. return ((mask & 0xFFFFFFFFUL) == 0xFFFFFFFFUL);
  1866. }
  1867. static int sba_dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
  1868. {
  1869. return 0;
  1870. }
  1871. __setup("nosbagart", nosbagart);
  1872. static int __init
  1873. sba_page_override(char *str)
  1874. {
  1875. unsigned long page_size;
  1876. page_size = memparse(str, &str);
  1877. switch (page_size) {
  1878. case 4096:
  1879. case 8192:
  1880. case 16384:
  1881. case 65536:
  1882. iovp_shift = ffs(page_size) - 1;
  1883. break;
  1884. default:
  1885. printk("%s: unknown/unsupported iommu page size %ld\n",
  1886. __func__, page_size);
  1887. }
  1888. return 1;
  1889. }
  1890. __setup("sbapagesize=",sba_page_override);
  1891. struct dma_map_ops sba_dma_ops = {
  1892. .alloc = sba_alloc_coherent,
  1893. .free = sba_free_coherent,
  1894. .map_page = sba_map_page,
  1895. .unmap_page = sba_unmap_page,
  1896. .map_sg = sba_map_sg_attrs,
  1897. .unmap_sg = sba_unmap_sg_attrs,
  1898. .sync_single_for_cpu = machvec_dma_sync_single,
  1899. .sync_sg_for_cpu = machvec_dma_sync_sg,
  1900. .sync_single_for_device = machvec_dma_sync_single,
  1901. .sync_sg_for_device = machvec_dma_sync_sg,
  1902. .dma_supported = sba_dma_supported,
  1903. .mapping_error = sba_dma_mapping_error,
  1904. };
  1905. void sba_dma_init(void)
  1906. {
  1907. dma_ops = &sba_dma_ops;
  1908. }