123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451 |
- #ifndef _ASM_IA64_IO_H
- #define _ASM_IA64_IO_H
- /*
- * This file contains the definitions for the emulated IO instructions
- * inb/inw/inl/outb/outw/outl and the "string versions" of the same
- * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing"
- * versions of the single-IO instructions (inb_p/inw_p/..).
- *
- * This file is not meant to be obfuscating: it's just complicated to
- * (a) handle it all in a way that makes gcc able to optimize it as
- * well as possible and (b) trying to avoid writing the same thing
- * over and over again with slight variations and possibly making a
- * mistake somewhere.
- *
- * Copyright (C) 1998-2003 Hewlett-Packard Co
- * David Mosberger-Tang <davidm@hpl.hp.com>
- * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
- * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
- */
- #include <asm/unaligned.h>
- /* We don't use IO slowdowns on the ia64, but.. */
- #define __SLOW_DOWN_IO do { } while (0)
- #define SLOW_DOWN_IO do { } while (0)
- #define __IA64_UNCACHED_OFFSET RGN_BASE(RGN_UNCACHED)
- /*
- * The legacy I/O space defined by the ia64 architecture supports only 65536 ports, but
- * large machines may have multiple other I/O spaces so we can't place any a priori limit
- * on IO_SPACE_LIMIT. These additional spaces are described in ACPI.
- */
- #define IO_SPACE_LIMIT 0xffffffffffffffffUL
- #define MAX_IO_SPACES_BITS 8
- #define MAX_IO_SPACES (1UL << MAX_IO_SPACES_BITS)
- #define IO_SPACE_BITS 24
- #define IO_SPACE_SIZE (1UL << IO_SPACE_BITS)
- #define IO_SPACE_NR(port) ((port) >> IO_SPACE_BITS)
- #define IO_SPACE_BASE(space) ((space) << IO_SPACE_BITS)
- #define IO_SPACE_PORT(port) ((port) & (IO_SPACE_SIZE - 1))
- #define IO_SPACE_SPARSE_ENCODING(p) ((((p) >> 2) << 12) | ((p) & 0xfff))
- struct io_space {
- unsigned long mmio_base; /* base in MMIO space */
- int sparse;
- };
- extern struct io_space io_space[];
- extern unsigned int num_io_spaces;
- # ifdef __KERNEL__
- /*
- * All MMIO iomem cookies are in region 6; anything less is a PIO cookie:
- * 0xCxxxxxxxxxxxxxxx MMIO cookie (return from ioremap)
- * 0x000000001SPPPPPP PIO cookie (S=space number, P..P=port)
- *
- * ioread/writeX() uses the leading 1 in PIO cookies (PIO_OFFSET) to catch
- * code that uses bare port numbers without the prerequisite pci_iomap().
- */
- #define PIO_OFFSET (1UL << (MAX_IO_SPACES_BITS + IO_SPACE_BITS))
- #define PIO_MASK (PIO_OFFSET - 1)
- #define PIO_RESERVED __IA64_UNCACHED_OFFSET
- #define HAVE_ARCH_PIO_SIZE
- #include <asm/intrinsics.h>
- #include <asm/machvec.h>
- #include <asm/page.h>
- #include <asm-generic/iomap.h>
- /*
- * Change virtual addresses to physical addresses and vv.
- */
- static inline unsigned long
- virt_to_phys (volatile void *address)
- {
- return (unsigned long) address - PAGE_OFFSET;
- }
- static inline void*
- phys_to_virt (unsigned long address)
- {
- return (void *) (address + PAGE_OFFSET);
- }
- #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
- extern u64 kern_mem_attribute (unsigned long phys_addr, unsigned long size);
- extern int valid_phys_addr_range (phys_addr_t addr, size_t count); /* efi.c */
- extern int valid_mmap_phys_addr_range (unsigned long pfn, size_t count);
- /*
- * The following two macros are deprecated and scheduled for removal.
- * Please use the PCI-DMA interface defined in <asm/pci.h> instead.
- */
- #define bus_to_virt phys_to_virt
- #define virt_to_bus virt_to_phys
- #define page_to_bus page_to_phys
- # endif /* KERNEL */
- /*
- * Memory fence w/accept. This should never be used in code that is
- * not IA-64 specific.
- */
- #define __ia64_mf_a() ia64_mfa()
- /**
- * ___ia64_mmiowb - I/O write barrier
- *
- * Ensure ordering of I/O space writes. This will make sure that writes
- * following the barrier will arrive after all previous writes. For most
- * ia64 platforms, this is a simple 'mf.a' instruction.
- *
- * See Documentation/DocBook/deviceiobook.tmpl for more information.
- */
- static inline void ___ia64_mmiowb(void)
- {
- ia64_mfa();
- }
- static inline void*
- __ia64_mk_io_addr (unsigned long port)
- {
- struct io_space *space;
- unsigned long offset;
- space = &io_space[IO_SPACE_NR(port)];
- port = IO_SPACE_PORT(port);
- if (space->sparse)
- offset = IO_SPACE_SPARSE_ENCODING(port);
- else
- offset = port;
- return (void *) (space->mmio_base | offset);
- }
- #define __ia64_inb ___ia64_inb
- #define __ia64_inw ___ia64_inw
- #define __ia64_inl ___ia64_inl
- #define __ia64_outb ___ia64_outb
- #define __ia64_outw ___ia64_outw
- #define __ia64_outl ___ia64_outl
- #define __ia64_readb ___ia64_readb
- #define __ia64_readw ___ia64_readw
- #define __ia64_readl ___ia64_readl
- #define __ia64_readq ___ia64_readq
- #define __ia64_readb_relaxed ___ia64_readb
- #define __ia64_readw_relaxed ___ia64_readw
- #define __ia64_readl_relaxed ___ia64_readl
- #define __ia64_readq_relaxed ___ia64_readq
- #define __ia64_writeb ___ia64_writeb
- #define __ia64_writew ___ia64_writew
- #define __ia64_writel ___ia64_writel
- #define __ia64_writeq ___ia64_writeq
- #define __ia64_mmiowb ___ia64_mmiowb
- /*
- * For the in/out routines, we need to do "mf.a" _after_ doing the I/O access to ensure
- * that the access has completed before executing other I/O accesses. Since we're doing
- * the accesses through an uncachable (UC) translation, the CPU will execute them in
- * program order. However, we still need to tell the compiler not to shuffle them around
- * during optimization, which is why we use "volatile" pointers.
- */
- static inline unsigned int
- ___ia64_inb (unsigned long port)
- {
- volatile unsigned char *addr = __ia64_mk_io_addr(port);
- unsigned char ret;
- ret = *addr;
- __ia64_mf_a();
- return ret;
- }
- static inline unsigned int
- ___ia64_inw (unsigned long port)
- {
- volatile unsigned short *addr = __ia64_mk_io_addr(port);
- unsigned short ret;
- ret = *addr;
- __ia64_mf_a();
- return ret;
- }
- static inline unsigned int
- ___ia64_inl (unsigned long port)
- {
- volatile unsigned int *addr = __ia64_mk_io_addr(port);
- unsigned int ret;
- ret = *addr;
- __ia64_mf_a();
- return ret;
- }
- static inline void
- ___ia64_outb (unsigned char val, unsigned long port)
- {
- volatile unsigned char *addr = __ia64_mk_io_addr(port);
- *addr = val;
- __ia64_mf_a();
- }
- static inline void
- ___ia64_outw (unsigned short val, unsigned long port)
- {
- volatile unsigned short *addr = __ia64_mk_io_addr(port);
- *addr = val;
- __ia64_mf_a();
- }
- static inline void
- ___ia64_outl (unsigned int val, unsigned long port)
- {
- volatile unsigned int *addr = __ia64_mk_io_addr(port);
- *addr = val;
- __ia64_mf_a();
- }
- static inline void
- __insb (unsigned long port, void *dst, unsigned long count)
- {
- unsigned char *dp = dst;
- while (count--)
- *dp++ = platform_inb(port);
- }
- static inline void
- __insw (unsigned long port, void *dst, unsigned long count)
- {
- unsigned short *dp = dst;
- while (count--)
- put_unaligned(platform_inw(port), dp++);
- }
- static inline void
- __insl (unsigned long port, void *dst, unsigned long count)
- {
- unsigned int *dp = dst;
- while (count--)
- put_unaligned(platform_inl(port), dp++);
- }
- static inline void
- __outsb (unsigned long port, const void *src, unsigned long count)
- {
- const unsigned char *sp = src;
- while (count--)
- platform_outb(*sp++, port);
- }
- static inline void
- __outsw (unsigned long port, const void *src, unsigned long count)
- {
- const unsigned short *sp = src;
- while (count--)
- platform_outw(get_unaligned(sp++), port);
- }
- static inline void
- __outsl (unsigned long port, const void *src, unsigned long count)
- {
- const unsigned int *sp = src;
- while (count--)
- platform_outl(get_unaligned(sp++), port);
- }
- /*
- * Unfortunately, some platforms are broken and do not follow the IA-64 architecture
- * specification regarding legacy I/O support. Thus, we have to make these operations
- * platform dependent...
- */
- #define __inb platform_inb
- #define __inw platform_inw
- #define __inl platform_inl
- #define __outb platform_outb
- #define __outw platform_outw
- #define __outl platform_outl
- #define __mmiowb platform_mmiowb
- #define inb(p) __inb(p)
- #define inw(p) __inw(p)
- #define inl(p) __inl(p)
- #define insb(p,d,c) __insb(p,d,c)
- #define insw(p,d,c) __insw(p,d,c)
- #define insl(p,d,c) __insl(p,d,c)
- #define outb(v,p) __outb(v,p)
- #define outw(v,p) __outw(v,p)
- #define outl(v,p) __outl(v,p)
- #define outsb(p,s,c) __outsb(p,s,c)
- #define outsw(p,s,c) __outsw(p,s,c)
- #define outsl(p,s,c) __outsl(p,s,c)
- #define mmiowb() __mmiowb()
- /*
- * The address passed to these functions are ioremap()ped already.
- *
- * We need these to be machine vectors since some platforms don't provide
- * DMA coherence via PIO reads (PCI drivers and the spec imply that this is
- * a good idea). Writes are ok though for all existing ia64 platforms (and
- * hopefully it'll stay that way).
- */
- static inline unsigned char
- ___ia64_readb (const volatile void __iomem *addr)
- {
- return *(volatile unsigned char __force *)addr;
- }
- static inline unsigned short
- ___ia64_readw (const volatile void __iomem *addr)
- {
- return *(volatile unsigned short __force *)addr;
- }
- static inline unsigned int
- ___ia64_readl (const volatile void __iomem *addr)
- {
- return *(volatile unsigned int __force *) addr;
- }
- static inline unsigned long
- ___ia64_readq (const volatile void __iomem *addr)
- {
- return *(volatile unsigned long __force *) addr;
- }
- static inline void
- __writeb (unsigned char val, volatile void __iomem *addr)
- {
- *(volatile unsigned char __force *) addr = val;
- }
- static inline void
- __writew (unsigned short val, volatile void __iomem *addr)
- {
- *(volatile unsigned short __force *) addr = val;
- }
- static inline void
- __writel (unsigned int val, volatile void __iomem *addr)
- {
- *(volatile unsigned int __force *) addr = val;
- }
- static inline void
- __writeq (unsigned long val, volatile void __iomem *addr)
- {
- *(volatile unsigned long __force *) addr = val;
- }
- #define __readb platform_readb
- #define __readw platform_readw
- #define __readl platform_readl
- #define __readq platform_readq
- #define __readb_relaxed platform_readb_relaxed
- #define __readw_relaxed platform_readw_relaxed
- #define __readl_relaxed platform_readl_relaxed
- #define __readq_relaxed platform_readq_relaxed
- #define readb(a) __readb((a))
- #define readw(a) __readw((a))
- #define readl(a) __readl((a))
- #define readq(a) __readq((a))
- #define readb_relaxed(a) __readb_relaxed((a))
- #define readw_relaxed(a) __readw_relaxed((a))
- #define readl_relaxed(a) __readl_relaxed((a))
- #define readq_relaxed(a) __readq_relaxed((a))
- #define __raw_readb readb
- #define __raw_readw readw
- #define __raw_readl readl
- #define __raw_readq readq
- #define __raw_readb_relaxed readb_relaxed
- #define __raw_readw_relaxed readw_relaxed
- #define __raw_readl_relaxed readl_relaxed
- #define __raw_readq_relaxed readq_relaxed
- #define writeb(v,a) __writeb((v), (a))
- #define writew(v,a) __writew((v), (a))
- #define writel(v,a) __writel((v), (a))
- #define writeq(v,a) __writeq((v), (a))
- #define writeb_relaxed(v,a) __writeb((v), (a))
- #define writew_relaxed(v,a) __writew((v), (a))
- #define writel_relaxed(v,a) __writel((v), (a))
- #define writeq_relaxed(v,a) __writeq((v), (a))
- #define __raw_writeb writeb
- #define __raw_writew writew
- #define __raw_writel writel
- #define __raw_writeq writeq
- #ifndef inb_p
- # define inb_p inb
- #endif
- #ifndef inw_p
- # define inw_p inw
- #endif
- #ifndef inl_p
- # define inl_p inl
- #endif
- #ifndef outb_p
- # define outb_p outb
- #endif
- #ifndef outw_p
- # define outw_p outw
- #endif
- #ifndef outl_p
- # define outl_p outl
- #endif
- # ifdef __KERNEL__
- extern void __iomem * ioremap(unsigned long offset, unsigned long size);
- extern void __iomem * ioremap_nocache (unsigned long offset, unsigned long size);
- extern void iounmap (volatile void __iomem *addr);
- extern void __iomem * early_ioremap (unsigned long phys_addr, unsigned long size);
- #define early_memremap(phys_addr, size) early_ioremap(phys_addr, size)
- extern void early_iounmap (volatile void __iomem *addr, unsigned long size);
- #define early_memunmap(addr, size) early_iounmap(addr, size)
- static inline void __iomem * ioremap_cache (unsigned long phys_addr, unsigned long size)
- {
- return ioremap(phys_addr, size);
- }
- #define ioremap_cache ioremap_cache
- #define ioremap_uc ioremap_nocache
- /*
- * String version of IO memory access ops:
- */
- extern void memcpy_fromio(void *dst, const volatile void __iomem *src, long n);
- extern void memcpy_toio(volatile void __iomem *dst, const void *src, long n);
- extern void memset_io(volatile void __iomem *s, int c, long n);
- # endif /* __KERNEL__ */
- #endif /* _ASM_IA64_IO_H */
|