m520x.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /***************************************************************************/
  2. /*
  3. * m520x.c -- platform support for ColdFire 520x based boards
  4. *
  5. * Copyright (C) 2005, Freescale (www.freescale.com)
  6. * Copyright (C) 2005, Intec Automation (mike@steroidmicros.com)
  7. * Copyright (C) 1999-2007, Greg Ungerer (gerg@snapgear.com)
  8. * Copyright (C) 2001-2003, SnapGear Inc. (www.snapgear.com)
  9. */
  10. /***************************************************************************/
  11. #include <linux/kernel.h>
  12. #include <linux/param.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <asm/machdep.h>
  16. #include <asm/coldfire.h>
  17. #include <asm/mcfsim.h>
  18. #include <asm/mcfuart.h>
  19. #include <asm/mcfclk.h>
  20. /***************************************************************************/
  21. DEFINE_CLK(0, "flexbus", 2, MCF_CLK);
  22. DEFINE_CLK(0, "fec.0", 12, MCF_CLK);
  23. DEFINE_CLK(0, "edma", 17, MCF_CLK);
  24. DEFINE_CLK(0, "intc.0", 18, MCF_CLK);
  25. DEFINE_CLK(0, "iack.0", 21, MCF_CLK);
  26. DEFINE_CLK(0, "mcfi2c.0", 22, MCF_CLK);
  27. DEFINE_CLK(0, "mcfqspi.0", 23, MCF_CLK);
  28. DEFINE_CLK(0, "mcfuart.0", 24, MCF_BUSCLK);
  29. DEFINE_CLK(0, "mcfuart.1", 25, MCF_BUSCLK);
  30. DEFINE_CLK(0, "mcfuart.2", 26, MCF_BUSCLK);
  31. DEFINE_CLK(0, "mcftmr.0", 28, MCF_CLK);
  32. DEFINE_CLK(0, "mcftmr.1", 29, MCF_CLK);
  33. DEFINE_CLK(0, "mcftmr.2", 30, MCF_CLK);
  34. DEFINE_CLK(0, "mcftmr.3", 31, MCF_CLK);
  35. DEFINE_CLK(0, "mcfpit.0", 32, MCF_CLK);
  36. DEFINE_CLK(0, "mcfpit.1", 33, MCF_CLK);
  37. DEFINE_CLK(0, "mcfeport.0", 34, MCF_CLK);
  38. DEFINE_CLK(0, "mcfwdt.0", 35, MCF_CLK);
  39. DEFINE_CLK(0, "pll.0", 36, MCF_CLK);
  40. DEFINE_CLK(0, "sys.0", 40, MCF_BUSCLK);
  41. DEFINE_CLK(0, "gpio.0", 41, MCF_BUSCLK);
  42. DEFINE_CLK(0, "sdram.0", 42, MCF_CLK);
  43. struct clk *mcf_clks[] = {
  44. &__clk_0_2, /* flexbus */
  45. &__clk_0_12, /* fec.0 */
  46. &__clk_0_17, /* edma */
  47. &__clk_0_18, /* intc.0 */
  48. &__clk_0_21, /* iack.0 */
  49. &__clk_0_22, /* mcfi2c.0 */
  50. &__clk_0_23, /* mcfqspi.0 */
  51. &__clk_0_24, /* mcfuart.0 */
  52. &__clk_0_25, /* mcfuart.1 */
  53. &__clk_0_26, /* mcfuart.2 */
  54. &__clk_0_28, /* mcftmr.0 */
  55. &__clk_0_29, /* mcftmr.1 */
  56. &__clk_0_30, /* mcftmr.2 */
  57. &__clk_0_31, /* mcftmr.3 */
  58. &__clk_0_32, /* mcfpit.0 */
  59. &__clk_0_33, /* mcfpit.1 */
  60. &__clk_0_34, /* mcfeport.0 */
  61. &__clk_0_35, /* mcfwdt.0 */
  62. &__clk_0_36, /* pll.0 */
  63. &__clk_0_40, /* sys.0 */
  64. &__clk_0_41, /* gpio.0 */
  65. &__clk_0_42, /* sdram.0 */
  66. NULL,
  67. };
  68. static struct clk * const enable_clks[] __initconst = {
  69. &__clk_0_2, /* flexbus */
  70. &__clk_0_18, /* intc.0 */
  71. &__clk_0_21, /* iack.0 */
  72. &__clk_0_24, /* mcfuart.0 */
  73. &__clk_0_25, /* mcfuart.1 */
  74. &__clk_0_26, /* mcfuart.2 */
  75. &__clk_0_32, /* mcfpit.0 */
  76. &__clk_0_33, /* mcfpit.1 */
  77. &__clk_0_34, /* mcfeport.0 */
  78. &__clk_0_36, /* pll.0 */
  79. &__clk_0_40, /* sys.0 */
  80. &__clk_0_41, /* gpio.0 */
  81. &__clk_0_42, /* sdram.0 */
  82. };
  83. static struct clk * const disable_clks[] __initconst = {
  84. &__clk_0_12, /* fec.0 */
  85. &__clk_0_17, /* edma */
  86. &__clk_0_22, /* mcfi2c.0 */
  87. &__clk_0_23, /* mcfqspi.0 */
  88. &__clk_0_28, /* mcftmr.0 */
  89. &__clk_0_29, /* mcftmr.1 */
  90. &__clk_0_30, /* mcftmr.2 */
  91. &__clk_0_31, /* mcftmr.3 */
  92. &__clk_0_35, /* mcfwdt.0 */
  93. };
  94. static void __init m520x_clk_init(void)
  95. {
  96. unsigned i;
  97. /* make sure these clocks are enabled */
  98. for (i = 0; i < ARRAY_SIZE(enable_clks); ++i)
  99. __clk_init_enabled(enable_clks[i]);
  100. /* make sure these clocks are disabled */
  101. for (i = 0; i < ARRAY_SIZE(disable_clks); ++i)
  102. __clk_init_disabled(disable_clks[i]);
  103. }
  104. /***************************************************************************/
  105. static void __init m520x_qspi_init(void)
  106. {
  107. #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
  108. u16 par;
  109. /* setup Port QS for QSPI with gpio CS control */
  110. writeb(0x3f, MCF_GPIO_PAR_QSPI);
  111. /* make U1CTS and U2RTS gpio for cs_control */
  112. par = readw(MCF_GPIO_PAR_UART);
  113. par &= 0x00ff;
  114. writew(par, MCF_GPIO_PAR_UART);
  115. #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
  116. }
  117. /***************************************************************************/
  118. static void __init m520x_uarts_init(void)
  119. {
  120. u16 par;
  121. u8 par2;
  122. /* UART0 and UART1 GPIO pin setup */
  123. par = readw(MCF_GPIO_PAR_UART);
  124. par |= MCF_GPIO_PAR_UART_PAR_UTXD0 | MCF_GPIO_PAR_UART_PAR_URXD0;
  125. par |= MCF_GPIO_PAR_UART_PAR_UTXD1 | MCF_GPIO_PAR_UART_PAR_URXD1;
  126. writew(par, MCF_GPIO_PAR_UART);
  127. /* UART1 GPIO pin setup */
  128. par2 = readb(MCF_GPIO_PAR_FECI2C);
  129. par2 &= ~0x0F;
  130. par2 |= MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 |
  131. MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2;
  132. writeb(par2, MCF_GPIO_PAR_FECI2C);
  133. }
  134. /***************************************************************************/
  135. static void __init m520x_fec_init(void)
  136. {
  137. u8 v;
  138. /* Set multi-function pins to ethernet mode */
  139. v = readb(MCF_GPIO_PAR_FEC);
  140. writeb(v | 0xf0, MCF_GPIO_PAR_FEC);
  141. v = readb(MCF_GPIO_PAR_FECI2C);
  142. writeb(v | 0x0f, MCF_GPIO_PAR_FECI2C);
  143. }
  144. /***************************************************************************/
  145. void __init config_BSP(char *commandp, int size)
  146. {
  147. mach_sched_init = hw_timer_init;
  148. m520x_clk_init();
  149. m520x_uarts_init();
  150. m520x_fec_init();
  151. m520x_qspi_init();
  152. }
  153. /***************************************************************************/