pci-bridge.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. #ifndef _ASM_MICROBLAZE_PCI_BRIDGE_H
  2. #define _ASM_MICROBLAZE_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. struct device_node;
  14. #ifdef CONFIG_PCI
  15. extern struct list_head hose_list;
  16. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  17. #else
  18. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  19. {
  20. return 0;
  21. }
  22. #endif
  23. /*
  24. * Structure of a PCI controller (host bridge)
  25. */
  26. struct pci_controller {
  27. struct pci_bus *bus;
  28. char is_dynamic;
  29. struct device_node *dn;
  30. struct list_head list_node;
  31. struct device *parent;
  32. int first_busno;
  33. int last_busno;
  34. int self_busno;
  35. void __iomem *io_base_virt;
  36. resource_size_t io_base_phys;
  37. resource_size_t pci_io_size;
  38. /* Some machines (PReP) have a non 1:1 mapping of
  39. * the PCI memory space in the CPU bus space
  40. */
  41. resource_size_t pci_mem_offset;
  42. /* Some machines have a special region to forward the ISA
  43. * "memory" cycles such as VGA memory regions. Left to 0
  44. * if unsupported
  45. */
  46. resource_size_t isa_mem_phys;
  47. resource_size_t isa_mem_size;
  48. struct pci_ops *ops;
  49. unsigned int __iomem *cfg_addr;
  50. void __iomem *cfg_data;
  51. /*
  52. * Used for variants of PCI indirect handling and possible quirks:
  53. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  54. * EXT_REG - provides access to PCI-e extended registers
  55. * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
  56. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  57. * to determine which bus number to match on when generating type0
  58. * config cycles
  59. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  60. * hanging if we don't have link and try to do config cycles to
  61. * anything but the PHB. Only allow talking to the PHB if this is
  62. * set.
  63. * BIG_ENDIAN - cfg_addr is a big endian register
  64. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs
  65. * on the PLB4. Effectively disable MRM commands by setting this.
  66. */
  67. #define INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  68. #define INDIRECT_TYPE_EXT_REG 0x00000002
  69. #define INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  70. #define INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  71. #define INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  72. #define INDIRECT_TYPE_BROKEN_MRM 0x00000020
  73. u32 indirect_type;
  74. /* Currently, we limit ourselves to 1 IO range and 3 mem
  75. * ranges since the common pci_bus structure can't handle more
  76. */
  77. struct resource io_resource;
  78. struct resource mem_resources[3];
  79. int global_number; /* PCI domain number */
  80. };
  81. #ifdef CONFIG_PCI
  82. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  83. {
  84. return bus->sysdata;
  85. }
  86. static inline int isa_vaddr_is_ioport(void __iomem *address)
  87. {
  88. /* No specific ISA handling on ppc32 at this stage, it
  89. * all goes through PCI
  90. */
  91. return 0;
  92. }
  93. #endif /* CONFIG_PCI */
  94. /* These are used for config access before all the PCI probing
  95. has been done. */
  96. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  97. int dev_fn, int where, u8 *val);
  98. extern int early_read_config_word(struct pci_controller *hose, int bus,
  99. int dev_fn, int where, u16 *val);
  100. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  101. int dev_fn, int where, u32 *val);
  102. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  103. int dev_fn, int where, u8 val);
  104. extern int early_write_config_word(struct pci_controller *hose, int bus,
  105. int dev_fn, int where, u16 val);
  106. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  107. int dev_fn, int where, u32 val);
  108. extern int early_find_capability(struct pci_controller *hose, int bus,
  109. int dev_fn, int cap);
  110. extern void setup_indirect_pci(struct pci_controller *hose,
  111. resource_size_t cfg_addr,
  112. resource_size_t cfg_data, u32 flags);
  113. /* Get the PCI host controller for an OF device */
  114. extern struct pci_controller *pci_find_hose_for_OF_device(
  115. struct device_node *node);
  116. /* Fill up host controller resources from the OF node */
  117. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  118. struct device_node *dev, int primary);
  119. /* Allocate & free a PCI host bridge structure */
  120. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  121. extern void pcibios_free_controller(struct pci_controller *phb);
  122. #endif /* __KERNEL__ */
  123. #endif /* _ASM_MICROBLAZE_PCI_BRIDGE_H */