pvr.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * Support for the MicroBlaze PVR (Processor Version Register)
  3. *
  4. * Copyright (C) 2009 - 2011 Michal Simek <monstr@monstr.eu>
  5. * Copyright (C) 2007 John Williams <john.williams@petalogix.com>
  6. * Copyright (C) 2007 - 2011 PetaLogix
  7. *
  8. * This file is subject to the terms and conditions of the GNU General
  9. * Public License. See the file COPYING in the main directory of this
  10. * archive for more details.
  11. */
  12. #ifndef _ASM_MICROBLAZE_PVR_H
  13. #define _ASM_MICROBLAZE_PVR_H
  14. #define PVR_MSR_BIT 0x400
  15. struct pvr_s {
  16. unsigned pvr[12];
  17. };
  18. /* The following taken from Xilinx's standalone BSP pvr.h */
  19. /* Basic PVR mask */
  20. #define PVR0_PVR_FULL_MASK 0x80000000
  21. #define PVR0_USE_BARREL_MASK 0x40000000
  22. #define PVR0_USE_DIV_MASK 0x20000000
  23. #define PVR0_USE_HW_MUL_MASK 0x10000000
  24. #define PVR0_USE_FPU_MASK 0x08000000
  25. #define PVR0_USE_EXC_MASK 0x04000000
  26. #define PVR0_USE_ICACHE_MASK 0x02000000
  27. #define PVR0_USE_DCACHE_MASK 0x01000000
  28. #define PVR0_USE_MMU 0x00800000
  29. #define PVR0_USE_BTC 0x00400000
  30. #define PVR0_ENDI 0x00200000
  31. #define PVR0_VERSION_MASK 0x0000FF00
  32. #define PVR0_USER1_MASK 0x000000FF
  33. /* User 2 PVR mask */
  34. #define PVR1_USER2_MASK 0xFFFFFFFF
  35. /* Configuration PVR masks */
  36. #define PVR2_D_OPB_MASK 0x80000000 /* or AXI */
  37. #define PVR2_D_LMB_MASK 0x40000000
  38. #define PVR2_I_OPB_MASK 0x20000000 /* or AXI */
  39. #define PVR2_I_LMB_MASK 0x10000000
  40. #define PVR2_INTERRUPT_IS_EDGE_MASK 0x08000000
  41. #define PVR2_EDGE_IS_POSITIVE_MASK 0x04000000
  42. #define PVR2_D_PLB_MASK 0x02000000 /* new */
  43. #define PVR2_I_PLB_MASK 0x01000000 /* new */
  44. #define PVR2_INTERCONNECT 0x00800000 /* new */
  45. #define PVR2_USE_EXTEND_FSL 0x00080000 /* new */
  46. #define PVR2_USE_FSL_EXC 0x00040000 /* new */
  47. #define PVR2_USE_MSR_INSTR 0x00020000
  48. #define PVR2_USE_PCMP_INSTR 0x00010000
  49. #define PVR2_AREA_OPTIMISED 0x00008000
  50. #define PVR2_USE_BARREL_MASK 0x00004000
  51. #define PVR2_USE_DIV_MASK 0x00002000
  52. #define PVR2_USE_HW_MUL_MASK 0x00001000
  53. #define PVR2_USE_FPU_MASK 0x00000800
  54. #define PVR2_USE_MUL64_MASK 0x00000400
  55. #define PVR2_USE_FPU2_MASK 0x00000200 /* new */
  56. #define PVR2_USE_IPLBEXC 0x00000100
  57. #define PVR2_USE_DPLBEXC 0x00000080
  58. #define PVR2_OPCODE_0x0_ILL_MASK 0x00000040
  59. #define PVR2_UNALIGNED_EXC_MASK 0x00000020
  60. #define PVR2_ILL_OPCODE_EXC_MASK 0x00000010
  61. #define PVR2_IOPB_BUS_EXC_MASK 0x00000008 /* or AXI */
  62. #define PVR2_DOPB_BUS_EXC_MASK 0x00000004 /* or AXI */
  63. #define PVR2_DIV_ZERO_EXC_MASK 0x00000002
  64. #define PVR2_FPU_EXC_MASK 0x00000001
  65. /* Debug and exception PVR masks */
  66. #define PVR3_DEBUG_ENABLED_MASK 0x80000000
  67. #define PVR3_NUMBER_OF_PC_BRK_MASK 0x1E000000
  68. #define PVR3_NUMBER_OF_RD_ADDR_BRK_MASK 0x00380000
  69. #define PVR3_NUMBER_OF_WR_ADDR_BRK_MASK 0x0000E000
  70. #define PVR3_FSL_LINKS_MASK 0x00000380
  71. /* ICache config PVR masks */
  72. #define PVR4_USE_ICACHE_MASK 0x80000000 /* ICU */
  73. #define PVR4_ICACHE_ADDR_TAG_BITS_MASK 0x7C000000 /* ICTS */
  74. #define PVR4_ICACHE_ALLOW_WR_MASK 0x01000000 /* ICW */
  75. #define PVR4_ICACHE_LINE_LEN_MASK 0x00E00000 /* ICLL */
  76. #define PVR4_ICACHE_BYTE_SIZE_MASK 0x001F0000 /* ICBS */
  77. #define PVR4_ICACHE_ALWAYS_USED 0x00008000 /* IAU */
  78. #define PVR4_ICACHE_INTERFACE 0x00002000 /* ICI */
  79. /* DCache config PVR masks */
  80. #define PVR5_USE_DCACHE_MASK 0x80000000 /* DCU */
  81. #define PVR5_DCACHE_ADDR_TAG_BITS_MASK 0x7C000000 /* DCTS */
  82. #define PVR5_DCACHE_ALLOW_WR_MASK 0x01000000 /* DCW */
  83. #define PVR5_DCACHE_LINE_LEN_MASK 0x00E00000 /* DCLL */
  84. #define PVR5_DCACHE_BYTE_SIZE_MASK 0x001F0000 /* DCBS */
  85. #define PVR5_DCACHE_ALWAYS_USED 0x00008000 /* DAU */
  86. #define PVR5_DCACHE_USE_WRITEBACK 0x00004000 /* DWB */
  87. #define PVR5_DCACHE_INTERFACE 0x00002000 /* DCI */
  88. /* ICache base address PVR mask */
  89. #define PVR6_ICACHE_BASEADDR_MASK 0xFFFFFFFF
  90. /* ICache high address PVR mask */
  91. #define PVR7_ICACHE_HIGHADDR_MASK 0xFFFFFFFF
  92. /* DCache base address PVR mask */
  93. #define PVR8_DCACHE_BASEADDR_MASK 0xFFFFFFFF
  94. /* DCache high address PVR mask */
  95. #define PVR9_DCACHE_HIGHADDR_MASK 0xFFFFFFFF
  96. /* Target family PVR mask */
  97. #define PVR10_TARGET_FAMILY_MASK 0xFF000000
  98. /* MMU description */
  99. #define PVR11_USE_MMU 0xC0000000
  100. #define PVR11_MMU_ITLB_SIZE 0x38000000
  101. #define PVR11_MMU_DTLB_SIZE 0x07000000
  102. #define PVR11_MMU_TLB_ACCESS 0x00C00000
  103. #define PVR11_MMU_ZONES 0x003C0000
  104. #define PVR11_MMU_PRIVINS 0x00010000
  105. /* MSR Reset value PVR mask */
  106. #define PVR11_MSR_RESET_VALUE_MASK 0x000007FF
  107. /* PVR access macros */
  108. #define PVR_IS_FULL(_pvr) (_pvr.pvr[0] & PVR0_PVR_FULL_MASK)
  109. #define PVR_USE_BARREL(_pvr) (_pvr.pvr[0] & PVR0_USE_BARREL_MASK)
  110. #define PVR_USE_DIV(_pvr) (_pvr.pvr[0] & PVR0_USE_DIV_MASK)
  111. #define PVR_USE_HW_MUL(_pvr) (_pvr.pvr[0] & PVR0_USE_HW_MUL_MASK)
  112. #define PVR_USE_FPU(_pvr) (_pvr.pvr[0] & PVR0_USE_FPU_MASK)
  113. #define PVR_USE_FPU2(_pvr) (_pvr.pvr[2] & PVR2_USE_FPU2_MASK)
  114. #define PVR_USE_ICACHE(_pvr) (_pvr.pvr[0] & PVR0_USE_ICACHE_MASK)
  115. #define PVR_USE_DCACHE(_pvr) (_pvr.pvr[0] & PVR0_USE_DCACHE_MASK)
  116. #define PVR_VERSION(_pvr) ((_pvr.pvr[0] & PVR0_VERSION_MASK) >> 8)
  117. #define PVR_USER1(_pvr) (_pvr.pvr[0] & PVR0_USER1_MASK)
  118. #define PVR_USER2(_pvr) (_pvr.pvr[1] & PVR1_USER2_MASK)
  119. #define PVR_D_OPB(_pvr) (_pvr.pvr[2] & PVR2_D_OPB_MASK)
  120. #define PVR_D_LMB(_pvr) (_pvr.pvr[2] & PVR2_D_LMB_MASK)
  121. #define PVR_I_OPB(_pvr) (_pvr.pvr[2] & PVR2_I_OPB_MASK)
  122. #define PVR_I_LMB(_pvr) (_pvr.pvr[2] & PVR2_I_LMB_MASK)
  123. #define PVR_INTERRUPT_IS_EDGE(_pvr) \
  124. (_pvr.pvr[2] & PVR2_INTERRUPT_IS_EDGE_MASK)
  125. #define PVR_EDGE_IS_POSITIVE(_pvr) \
  126. (_pvr.pvr[2] & PVR2_EDGE_IS_POSITIVE_MASK)
  127. #define PVR_USE_MSR_INSTR(_pvr) (_pvr.pvr[2] & PVR2_USE_MSR_INSTR)
  128. #define PVR_USE_PCMP_INSTR(_pvr) (_pvr.pvr[2] & PVR2_USE_PCMP_INSTR)
  129. #define PVR_AREA_OPTIMISED(_pvr) (_pvr.pvr[2] & PVR2_AREA_OPTIMISED)
  130. #define PVR_USE_MUL64(_pvr) (_pvr.pvr[2] & PVR2_USE_MUL64_MASK)
  131. #define PVR_OPCODE_0x0_ILLEGAL(_pvr) \
  132. (_pvr.pvr[2] & PVR2_OPCODE_0x0_ILL_MASK)
  133. #define PVR_UNALIGNED_EXCEPTION(_pvr) \
  134. (_pvr.pvr[2] & PVR2_UNALIGNED_EXC_MASK)
  135. #define PVR_ILL_OPCODE_EXCEPTION(_pvr) \
  136. (_pvr.pvr[2] & PVR2_ILL_OPCODE_EXC_MASK)
  137. #define PVR_IOPB_BUS_EXCEPTION(_pvr) \
  138. (_pvr.pvr[2] & PVR2_IOPB_BUS_EXC_MASK)
  139. #define PVR_DOPB_BUS_EXCEPTION(_pvr) \
  140. (_pvr.pvr[2] & PVR2_DOPB_BUS_EXC_MASK)
  141. #define PVR_DIV_ZERO_EXCEPTION(_pvr) \
  142. (_pvr.pvr[2] & PVR2_DIV_ZERO_EXC_MASK)
  143. #define PVR_FPU_EXCEPTION(_pvr) (_pvr.pvr[2] & PVR2_FPU_EXC_MASK)
  144. #define PVR_FSL_EXCEPTION(_pvr) (_pvr.pvr[2] & PVR2_USE_EXTEND_FSL)
  145. #define PVR_DEBUG_ENABLED(_pvr) (_pvr.pvr[3] & PVR3_DEBUG_ENABLED_MASK)
  146. #define PVR_NUMBER_OF_PC_BRK(_pvr) \
  147. ((_pvr.pvr[3] & PVR3_NUMBER_OF_PC_BRK_MASK) >> 25)
  148. #define PVR_NUMBER_OF_RD_ADDR_BRK(_pvr) \
  149. ((_pvr.pvr[3] & PVR3_NUMBER_OF_RD_ADDR_BRK_MASK) >> 19)
  150. #define PVR_NUMBER_OF_WR_ADDR_BRK(_pvr) \
  151. ((_pvr.pvr[3] & PVR3_NUMBER_OF_WR_ADDR_BRK_MASK) >> 13)
  152. #define PVR_FSL_LINKS(_pvr) ((_pvr.pvr[3] & PVR3_FSL_LINKS_MASK) >> 7)
  153. #define PVR_ICACHE_ADDR_TAG_BITS(_pvr) \
  154. ((_pvr.pvr[4] & PVR4_ICACHE_ADDR_TAG_BITS_MASK) >> 26)
  155. #define PVR_ICACHE_USE_FSL(_pvr) \
  156. (_pvr.pvr[4] & PVR4_ICACHE_USE_FSL_MASK)
  157. #define PVR_ICACHE_ALLOW_WR(_pvr) \
  158. (_pvr.pvr[4] & PVR4_ICACHE_ALLOW_WR_MASK)
  159. #define PVR_ICACHE_LINE_LEN(_pvr) \
  160. (1 << ((_pvr.pvr[4] & PVR4_ICACHE_LINE_LEN_MASK) >> 21))
  161. #define PVR_ICACHE_BYTE_SIZE(_pvr) \
  162. (1 << ((_pvr.pvr[4] & PVR4_ICACHE_BYTE_SIZE_MASK) >> 16))
  163. #define PVR_DCACHE_ADDR_TAG_BITS(_pvr) \
  164. ((_pvr.pvr[5] & PVR5_DCACHE_ADDR_TAG_BITS_MASK) >> 26)
  165. #define PVR_DCACHE_USE_FSL(_pvr) (_pvr.pvr[5] & PVR5_DCACHE_USE_FSL_MASK)
  166. #define PVR_DCACHE_ALLOW_WR(_pvr) \
  167. (_pvr.pvr[5] & PVR5_DCACHE_ALLOW_WR_MASK)
  168. /* FIXME two shifts on one line needs any comment */
  169. #define PVR_DCACHE_LINE_LEN(_pvr) \
  170. (1 << ((_pvr.pvr[5] & PVR5_DCACHE_LINE_LEN_MASK) >> 21))
  171. #define PVR_DCACHE_BYTE_SIZE(_pvr) \
  172. (1 << ((_pvr.pvr[5] & PVR5_DCACHE_BYTE_SIZE_MASK) >> 16))
  173. #define PVR_DCACHE_USE_WRITEBACK(_pvr) \
  174. ((_pvr.pvr[5] & PVR5_DCACHE_USE_WRITEBACK) >> 14)
  175. #define PVR_ICACHE_BASEADDR(_pvr) \
  176. (_pvr.pvr[6] & PVR6_ICACHE_BASEADDR_MASK)
  177. #define PVR_ICACHE_HIGHADDR(_pvr) \
  178. (_pvr.pvr[7] & PVR7_ICACHE_HIGHADDR_MASK)
  179. #define PVR_DCACHE_BASEADDR(_pvr) \
  180. (_pvr.pvr[8] & PVR8_DCACHE_BASEADDR_MASK)
  181. #define PVR_DCACHE_HIGHADDR(_pvr) \
  182. (_pvr.pvr[9] & PVR9_DCACHE_HIGHADDR_MASK)
  183. #define PVR_TARGET_FAMILY(_pvr) \
  184. ((_pvr.pvr[10] & PVR10_TARGET_FAMILY_MASK) >> 24)
  185. #define PVR_MSR_RESET_VALUE(_pvr) \
  186. (_pvr.pvr[11] & PVR11_MSR_RESET_VALUE_MASK)
  187. /* mmu */
  188. #define PVR_USE_MMU(_pvr) ((_pvr.pvr[11] & PVR11_USE_MMU) >> 30)
  189. #define PVR_MMU_ITLB_SIZE(_pvr) (_pvr.pvr[11] & PVR11_MMU_ITLB_SIZE)
  190. #define PVR_MMU_DTLB_SIZE(_pvr) (_pvr.pvr[11] & PVR11_MMU_DTLB_SIZE)
  191. #define PVR_MMU_TLB_ACCESS(_pvr) (_pvr.pvr[11] & PVR11_MMU_TLB_ACCESS)
  192. #define PVR_MMU_ZONES(_pvr) (_pvr.pvr[11] & PVR11_MMU_ZONES)
  193. #define PVR_MMU_PRIVINS(pvr) (pvr.pvr[11] & PVR11_MMU_PRIVINS)
  194. /* endian */
  195. #define PVR_ENDIAN(_pvr) (_pvr.pvr[0] & PVR0_ENDI)
  196. int cpu_has_pvr(void);
  197. void get_pvr(struct pvr_s *pvr);
  198. #endif /* _ASM_MICROBLAZE_PVR_H */