gpiolib.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <florian@openwrt.org>
  3. * GPIOLIB support for Alchemy chips.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Notes :
  26. * This file must ONLY be built when CONFIG_GPIOLIB=y and
  27. * CONFIG_ALCHEMY_GPIO_INDIRECT=n, otherwise compilation will fail!
  28. * au1000 SoC have only one GPIO block : GPIO1
  29. * Au1100, Au15x0, Au12x0 have a second one : GPIO2
  30. * Au1300 is totally different: 1 block with up to 128 GPIOs
  31. */
  32. #include <linux/init.h>
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/types.h>
  36. #include <linux/gpio.h>
  37. #include <asm/mach-au1x00/gpio-au1000.h>
  38. #include <asm/mach-au1x00/gpio-au1300.h>
  39. static int gpio2_get(struct gpio_chip *chip, unsigned offset)
  40. {
  41. return alchemy_gpio2_get_value(offset + ALCHEMY_GPIO2_BASE);
  42. }
  43. static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value)
  44. {
  45. alchemy_gpio2_set_value(offset + ALCHEMY_GPIO2_BASE, value);
  46. }
  47. static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset)
  48. {
  49. return alchemy_gpio2_direction_input(offset + ALCHEMY_GPIO2_BASE);
  50. }
  51. static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset,
  52. int value)
  53. {
  54. return alchemy_gpio2_direction_output(offset + ALCHEMY_GPIO2_BASE,
  55. value);
  56. }
  57. static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset)
  58. {
  59. return alchemy_gpio2_to_irq(offset + ALCHEMY_GPIO2_BASE);
  60. }
  61. static int gpio1_get(struct gpio_chip *chip, unsigned offset)
  62. {
  63. return alchemy_gpio1_get_value(offset + ALCHEMY_GPIO1_BASE);
  64. }
  65. static void gpio1_set(struct gpio_chip *chip,
  66. unsigned offset, int value)
  67. {
  68. alchemy_gpio1_set_value(offset + ALCHEMY_GPIO1_BASE, value);
  69. }
  70. static int gpio1_direction_input(struct gpio_chip *chip, unsigned offset)
  71. {
  72. return alchemy_gpio1_direction_input(offset + ALCHEMY_GPIO1_BASE);
  73. }
  74. static int gpio1_direction_output(struct gpio_chip *chip,
  75. unsigned offset, int value)
  76. {
  77. return alchemy_gpio1_direction_output(offset + ALCHEMY_GPIO1_BASE,
  78. value);
  79. }
  80. static int gpio1_to_irq(struct gpio_chip *chip, unsigned offset)
  81. {
  82. return alchemy_gpio1_to_irq(offset + ALCHEMY_GPIO1_BASE);
  83. }
  84. struct gpio_chip alchemy_gpio_chip[] = {
  85. [0] = {
  86. .label = "alchemy-gpio1",
  87. .direction_input = gpio1_direction_input,
  88. .direction_output = gpio1_direction_output,
  89. .get = gpio1_get,
  90. .set = gpio1_set,
  91. .to_irq = gpio1_to_irq,
  92. .base = ALCHEMY_GPIO1_BASE,
  93. .ngpio = ALCHEMY_GPIO1_NUM,
  94. },
  95. [1] = {
  96. .label = "alchemy-gpio2",
  97. .direction_input = gpio2_direction_input,
  98. .direction_output = gpio2_direction_output,
  99. .get = gpio2_get,
  100. .set = gpio2_set,
  101. .to_irq = gpio2_to_irq,
  102. .base = ALCHEMY_GPIO2_BASE,
  103. .ngpio = ALCHEMY_GPIO2_NUM,
  104. },
  105. };
  106. static int alchemy_gpic_get(struct gpio_chip *chip, unsigned int off)
  107. {
  108. return au1300_gpio_get_value(off + AU1300_GPIO_BASE);
  109. }
  110. static void alchemy_gpic_set(struct gpio_chip *chip, unsigned int off, int v)
  111. {
  112. au1300_gpio_set_value(off + AU1300_GPIO_BASE, v);
  113. }
  114. static int alchemy_gpic_dir_input(struct gpio_chip *chip, unsigned int off)
  115. {
  116. return au1300_gpio_direction_input(off + AU1300_GPIO_BASE);
  117. }
  118. static int alchemy_gpic_dir_output(struct gpio_chip *chip, unsigned int off,
  119. int v)
  120. {
  121. return au1300_gpio_direction_output(off + AU1300_GPIO_BASE, v);
  122. }
  123. static int alchemy_gpic_gpio_to_irq(struct gpio_chip *chip, unsigned int off)
  124. {
  125. return au1300_gpio_to_irq(off + AU1300_GPIO_BASE);
  126. }
  127. static struct gpio_chip au1300_gpiochip = {
  128. .label = "alchemy-gpic",
  129. .direction_input = alchemy_gpic_dir_input,
  130. .direction_output = alchemy_gpic_dir_output,
  131. .get = alchemy_gpic_get,
  132. .set = alchemy_gpic_set,
  133. .to_irq = alchemy_gpic_gpio_to_irq,
  134. .base = AU1300_GPIO_BASE,
  135. .ngpio = AU1300_GPIO_NUM,
  136. };
  137. static int __init alchemy_gpiochip_init(void)
  138. {
  139. int ret = 0;
  140. switch (alchemy_get_cputype()) {
  141. case ALCHEMY_CPU_AU1000:
  142. ret = gpiochip_add(&alchemy_gpio_chip[0]);
  143. break;
  144. case ALCHEMY_CPU_AU1500...ALCHEMY_CPU_AU1200:
  145. ret = gpiochip_add(&alchemy_gpio_chip[0]);
  146. ret |= gpiochip_add(&alchemy_gpio_chip[1]);
  147. break;
  148. case ALCHEMY_CPU_AU1300:
  149. ret = gpiochip_add(&au1300_gpiochip);
  150. break;
  151. }
  152. return ret;
  153. }
  154. arch_initcall(alchemy_gpiochip_init);