setup.c 3.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * Copyright 2000, 2007-2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com
  4. *
  5. * Updates to 2.6, Pete Popov, Embedded Alley Solutions, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/init.h>
  28. #include <linux/ioport.h>
  29. #include <asm/dma-coherence.h>
  30. #include <asm/mipsregs.h>
  31. #include <au1000.h>
  32. extern void __init board_setup(void);
  33. extern void __init alchemy_set_lpj(void);
  34. void __init plat_mem_setup(void)
  35. {
  36. alchemy_set_lpj();
  37. if (au1xxx_cpu_needs_config_od())
  38. /* Various early Au1xx0 errata corrected by this */
  39. set_c0_config(1 << 19); /* Set Config[OD] */
  40. else
  41. /* Clear to obtain best system bus performance */
  42. clear_c0_config(1 << 19); /* Clear Config[OD] */
  43. hw_coherentio = 0;
  44. coherentio = 1;
  45. switch (alchemy_get_cputype()) {
  46. case ALCHEMY_CPU_AU1000:
  47. case ALCHEMY_CPU_AU1500:
  48. case ALCHEMY_CPU_AU1100:
  49. coherentio = 0;
  50. break;
  51. case ALCHEMY_CPU_AU1200:
  52. /* Au1200 AB USB does not support coherent memory */
  53. if (0 == (read_c0_prid() & PRID_REV_MASK))
  54. coherentio = 0;
  55. break;
  56. }
  57. board_setup(); /* board specific setup */
  58. /* IO/MEM resources. */
  59. set_io_port_base(0);
  60. ioport_resource.start = IOPORT_RESOURCE_START;
  61. ioport_resource.end = IOPORT_RESOURCE_END;
  62. iomem_resource.start = IOMEM_RESOURCE_START;
  63. iomem_resource.end = IOMEM_RESOURCE_END;
  64. }
  65. #if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_PCI)
  66. /* This routine should be valid for all Au1x based boards */
  67. phys_addr_t __fixup_bigphys_addr(phys_addr_t phys_addr, phys_addr_t size)
  68. {
  69. unsigned long start = ALCHEMY_PCI_MEMWIN_START;
  70. unsigned long end = ALCHEMY_PCI_MEMWIN_END;
  71. /* Don't fixup 36-bit addresses */
  72. if ((phys_addr >> 32) != 0)
  73. return phys_addr;
  74. /* Check for PCI memory window */
  75. if (phys_addr >= start && (phys_addr + size - 1) <= end)
  76. return (phys_addr_t)(AU1500_PCI_MEM_PHYS_ADDR + phys_addr);
  77. /* default nop */
  78. return phys_addr;
  79. }
  80. EXPORT_SYMBOL(__fixup_bigphys_addr);
  81. #endif