db1550.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * Alchemy Db1550/Pb1550 board support
  3. *
  4. * (c) 2011 Manuel Lauss <manuel.lauss@googlemail.com>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/gpio.h>
  9. #include <linux/i2c.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/mtd/mtd.h>
  14. #include <linux/mtd/nand.h>
  15. #include <linux/mtd/partitions.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/pm.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/spi/flash.h>
  20. #include <asm/bootinfo.h>
  21. #include <asm/mach-au1x00/au1000.h>
  22. #include <asm/mach-au1x00/gpio-au1000.h>
  23. #include <asm/mach-au1x00/au1xxx_eth.h>
  24. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  25. #include <asm/mach-au1x00/au1xxx_psc.h>
  26. #include <asm/mach-au1x00/au1550_spi.h>
  27. #include <asm/mach-au1x00/au1550nd.h>
  28. #include <asm/mach-db1x00/bcsr.h>
  29. #include <prom.h>
  30. #include "platform.h"
  31. static void __init db1550_hw_setup(void)
  32. {
  33. void __iomem *base;
  34. unsigned long v;
  35. /* complete pin setup: assign GPIO16 to PSC0_SYNC1 (SPI cs# line)
  36. * as well as PSC1_SYNC for AC97 on PB1550.
  37. */
  38. v = alchemy_rdsys(AU1000_SYS_PINFUNC);
  39. alchemy_wrsys(v | 1 | SYS_PF_PSC1_S1, AU1000_SYS_PINFUNC);
  40. /* reset the AC97 codec now, the reset time in the psc-ac97 driver
  41. * is apparently too short although it's ridiculous as it is.
  42. */
  43. base = (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR);
  44. __raw_writel(PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE,
  45. base + PSC_SEL_OFFSET);
  46. __raw_writel(PSC_CTRL_DISABLE, base + PSC_CTRL_OFFSET);
  47. wmb();
  48. __raw_writel(PSC_AC97RST_RST, base + PSC_AC97RST_OFFSET);
  49. wmb();
  50. }
  51. int __init db1550_board_setup(void)
  52. {
  53. unsigned short whoami;
  54. bcsr_init(DB1550_BCSR_PHYS_ADDR,
  55. DB1550_BCSR_PHYS_ADDR + DB1550_BCSR_HEXLED_OFS);
  56. whoami = bcsr_read(BCSR_WHOAMI); /* PB1550 hexled offset differs */
  57. switch (BCSR_WHOAMI_BOARD(whoami)) {
  58. case BCSR_WHOAMI_PB1550_SDR:
  59. case BCSR_WHOAMI_PB1550_DDR:
  60. bcsr_init(PB1550_BCSR_PHYS_ADDR,
  61. PB1550_BCSR_PHYS_ADDR + PB1550_BCSR_HEXLED_OFS);
  62. case BCSR_WHOAMI_DB1550:
  63. break;
  64. default:
  65. return -ENODEV;
  66. }
  67. pr_info("Alchemy/AMD %s Board, CPLD Rev %d Board-ID %d " \
  68. "Daughtercard ID %d\n", get_system_type(),
  69. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  70. db1550_hw_setup();
  71. return 0;
  72. }
  73. /*****************************************************************************/
  74. static struct mtd_partition db1550_spiflash_parts[] = {
  75. {
  76. .name = "spi_flash",
  77. .offset = 0,
  78. .size = MTDPART_SIZ_FULL,
  79. },
  80. };
  81. static struct flash_platform_data db1550_spiflash_data = {
  82. .name = "s25fl010",
  83. .parts = db1550_spiflash_parts,
  84. .nr_parts = ARRAY_SIZE(db1550_spiflash_parts),
  85. .type = "m25p10",
  86. };
  87. static struct spi_board_info db1550_spi_devs[] __initdata = {
  88. {
  89. /* TI TMP121AIDBVR temp sensor */
  90. .modalias = "tmp121",
  91. .max_speed_hz = 2400000,
  92. .bus_num = 0,
  93. .chip_select = 0,
  94. .mode = SPI_MODE_0,
  95. },
  96. {
  97. /* Spansion S25FL001D0FMA SPI flash */
  98. .modalias = "m25p80",
  99. .max_speed_hz = 2400000,
  100. .bus_num = 0,
  101. .chip_select = 1,
  102. .mode = SPI_MODE_0,
  103. .platform_data = &db1550_spiflash_data,
  104. },
  105. };
  106. static struct i2c_board_info db1550_i2c_devs[] __initdata = {
  107. { I2C_BOARD_INFO("24c04", 0x52),}, /* AT24C04-10 I2C eeprom */
  108. { I2C_BOARD_INFO("ne1619", 0x2d),}, /* adm1025-compat hwmon */
  109. { I2C_BOARD_INFO("wm8731", 0x1b),}, /* I2S audio codec WM8731 */
  110. };
  111. /**********************************************************************/
  112. static void au1550_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  113. unsigned int ctrl)
  114. {
  115. struct nand_chip *this = mtd->priv;
  116. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  117. ioaddr &= 0xffffff00;
  118. if (ctrl & NAND_CLE) {
  119. ioaddr += MEM_STNAND_CMD;
  120. } else if (ctrl & NAND_ALE) {
  121. ioaddr += MEM_STNAND_ADDR;
  122. } else {
  123. /* assume we want to r/w real data by default */
  124. ioaddr += MEM_STNAND_DATA;
  125. }
  126. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  127. if (cmd != NAND_CMD_NONE) {
  128. __raw_writeb(cmd, this->IO_ADDR_W);
  129. wmb();
  130. }
  131. }
  132. static int au1550_nand_device_ready(struct mtd_info *mtd)
  133. {
  134. return alchemy_rdsmem(AU1000_MEM_STSTAT) & 1;
  135. }
  136. static struct mtd_partition db1550_nand_parts[] = {
  137. {
  138. .name = "NAND FS 0",
  139. .offset = 0,
  140. .size = 8 * 1024 * 1024,
  141. },
  142. {
  143. .name = "NAND FS 1",
  144. .offset = MTDPART_OFS_APPEND,
  145. .size = MTDPART_SIZ_FULL
  146. },
  147. };
  148. struct platform_nand_data db1550_nand_platdata = {
  149. .chip = {
  150. .nr_chips = 1,
  151. .chip_offset = 0,
  152. .nr_partitions = ARRAY_SIZE(db1550_nand_parts),
  153. .partitions = db1550_nand_parts,
  154. .chip_delay = 20,
  155. },
  156. .ctrl = {
  157. .dev_ready = au1550_nand_device_ready,
  158. .cmd_ctrl = au1550_nand_cmd_ctrl,
  159. },
  160. };
  161. static struct resource db1550_nand_res[] = {
  162. [0] = {
  163. .start = 0x20000000,
  164. .end = 0x200000ff,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. };
  168. static struct platform_device db1550_nand_dev = {
  169. .name = "gen_nand",
  170. .num_resources = ARRAY_SIZE(db1550_nand_res),
  171. .resource = db1550_nand_res,
  172. .id = -1,
  173. .dev = {
  174. .platform_data = &db1550_nand_platdata,
  175. }
  176. };
  177. static struct au1550nd_platdata pb1550_nand_pd = {
  178. .parts = db1550_nand_parts,
  179. .num_parts = ARRAY_SIZE(db1550_nand_parts),
  180. .devwidth = 0, /* x8 NAND default, needs fixing up */
  181. };
  182. static struct platform_device pb1550_nand_dev = {
  183. .name = "au1550-nand",
  184. .id = -1,
  185. .resource = db1550_nand_res,
  186. .num_resources = ARRAY_SIZE(db1550_nand_res),
  187. .dev = {
  188. .platform_data = &pb1550_nand_pd,
  189. },
  190. };
  191. static void __init pb1550_nand_setup(void)
  192. {
  193. int boot_swapboot = (alchemy_rdsmem(AU1000_MEM_STSTAT) & (0x7 << 1)) |
  194. ((bcsr_read(BCSR_STATUS) >> 6) & 0x1);
  195. gpio_direction_input(206); /* de-assert NAND CS# */
  196. switch (boot_swapboot) {
  197. case 0: case 2: case 8: case 0xC: case 0xD:
  198. /* x16 NAND Flash */
  199. pb1550_nand_pd.devwidth = 1;
  200. /* fallthrough */
  201. case 1: case 3: case 9: case 0xE: case 0xF:
  202. /* x8 NAND, already set up */
  203. platform_device_register(&pb1550_nand_dev);
  204. }
  205. }
  206. /**********************************************************************/
  207. static struct resource au1550_psc0_res[] = {
  208. [0] = {
  209. .start = AU1550_PSC0_PHYS_ADDR,
  210. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  211. .flags = IORESOURCE_MEM,
  212. },
  213. [1] = {
  214. .start = AU1550_PSC0_INT,
  215. .end = AU1550_PSC0_INT,
  216. .flags = IORESOURCE_IRQ,
  217. },
  218. [2] = {
  219. .start = AU1550_DSCR_CMD0_PSC0_TX,
  220. .end = AU1550_DSCR_CMD0_PSC0_TX,
  221. .flags = IORESOURCE_DMA,
  222. },
  223. [3] = {
  224. .start = AU1550_DSCR_CMD0_PSC0_RX,
  225. .end = AU1550_DSCR_CMD0_PSC0_RX,
  226. .flags = IORESOURCE_DMA,
  227. },
  228. };
  229. static void db1550_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  230. {
  231. if (cs)
  232. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SPISEL);
  233. else
  234. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SPISEL, 0);
  235. }
  236. static struct au1550_spi_info db1550_spi_platdata = {
  237. .mainclk_hz = 48000000, /* PSC0 clock: max. 2.4MHz SPI clk */
  238. .num_chipselect = 2,
  239. .activate_cs = db1550_spi_cs_en,
  240. };
  241. static u64 spi_dmamask = DMA_BIT_MASK(32);
  242. static struct platform_device db1550_spi_dev = {
  243. .dev = {
  244. .dma_mask = &spi_dmamask,
  245. .coherent_dma_mask = DMA_BIT_MASK(32),
  246. .platform_data = &db1550_spi_platdata,
  247. },
  248. .name = "au1550-spi",
  249. .id = 0, /* bus number */
  250. .num_resources = ARRAY_SIZE(au1550_psc0_res),
  251. .resource = au1550_psc0_res,
  252. };
  253. /**********************************************************************/
  254. static struct resource au1550_psc1_res[] = {
  255. [0] = {
  256. .start = AU1550_PSC1_PHYS_ADDR,
  257. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  258. .flags = IORESOURCE_MEM,
  259. },
  260. [1] = {
  261. .start = AU1550_PSC1_INT,
  262. .end = AU1550_PSC1_INT,
  263. .flags = IORESOURCE_IRQ,
  264. },
  265. [2] = {
  266. .start = AU1550_DSCR_CMD0_PSC1_TX,
  267. .end = AU1550_DSCR_CMD0_PSC1_TX,
  268. .flags = IORESOURCE_DMA,
  269. },
  270. [3] = {
  271. .start = AU1550_DSCR_CMD0_PSC1_RX,
  272. .end = AU1550_DSCR_CMD0_PSC1_RX,
  273. .flags = IORESOURCE_DMA,
  274. },
  275. };
  276. static struct platform_device db1550_ac97_dev = {
  277. .name = "au1xpsc_ac97",
  278. .id = 1, /* PSC ID */
  279. .num_resources = ARRAY_SIZE(au1550_psc1_res),
  280. .resource = au1550_psc1_res,
  281. };
  282. static struct resource au1550_psc2_res[] = {
  283. [0] = {
  284. .start = AU1550_PSC2_PHYS_ADDR,
  285. .end = AU1550_PSC2_PHYS_ADDR + 0xfff,
  286. .flags = IORESOURCE_MEM,
  287. },
  288. [1] = {
  289. .start = AU1550_PSC2_INT,
  290. .end = AU1550_PSC2_INT,
  291. .flags = IORESOURCE_IRQ,
  292. },
  293. [2] = {
  294. .start = AU1550_DSCR_CMD0_PSC2_TX,
  295. .end = AU1550_DSCR_CMD0_PSC2_TX,
  296. .flags = IORESOURCE_DMA,
  297. },
  298. [3] = {
  299. .start = AU1550_DSCR_CMD0_PSC2_RX,
  300. .end = AU1550_DSCR_CMD0_PSC2_RX,
  301. .flags = IORESOURCE_DMA,
  302. },
  303. };
  304. static struct platform_device db1550_i2c_dev = {
  305. .name = "au1xpsc_smbus",
  306. .id = 0, /* bus number */
  307. .num_resources = ARRAY_SIZE(au1550_psc2_res),
  308. .resource = au1550_psc2_res,
  309. };
  310. /**********************************************************************/
  311. static struct resource au1550_psc3_res[] = {
  312. [0] = {
  313. .start = AU1550_PSC3_PHYS_ADDR,
  314. .end = AU1550_PSC3_PHYS_ADDR + 0xfff,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. [1] = {
  318. .start = AU1550_PSC3_INT,
  319. .end = AU1550_PSC3_INT,
  320. .flags = IORESOURCE_IRQ,
  321. },
  322. [2] = {
  323. .start = AU1550_DSCR_CMD0_PSC3_TX,
  324. .end = AU1550_DSCR_CMD0_PSC3_TX,
  325. .flags = IORESOURCE_DMA,
  326. },
  327. [3] = {
  328. .start = AU1550_DSCR_CMD0_PSC3_RX,
  329. .end = AU1550_DSCR_CMD0_PSC3_RX,
  330. .flags = IORESOURCE_DMA,
  331. },
  332. };
  333. static struct platform_device db1550_i2s_dev = {
  334. .name = "au1xpsc_i2s",
  335. .id = 3, /* PSC ID */
  336. .num_resources = ARRAY_SIZE(au1550_psc3_res),
  337. .resource = au1550_psc3_res,
  338. };
  339. /**********************************************************************/
  340. static struct platform_device db1550_stac_dev = {
  341. .name = "ac97-codec",
  342. .id = 1, /* on PSC1 */
  343. };
  344. static struct platform_device db1550_ac97dma_dev = {
  345. .name = "au1xpsc-pcm",
  346. .id = 1, /* on PSC3 */
  347. };
  348. static struct platform_device db1550_i2sdma_dev = {
  349. .name = "au1xpsc-pcm",
  350. .id = 3, /* on PSC3 */
  351. };
  352. static struct platform_device db1550_sndac97_dev = {
  353. .name = "db1550-ac97",
  354. };
  355. static struct platform_device db1550_sndi2s_dev = {
  356. .name = "db1550-i2s",
  357. };
  358. /**********************************************************************/
  359. static int db1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  360. {
  361. if ((slot < 11) || (slot > 13) || pin == 0)
  362. return -1;
  363. if (slot == 11)
  364. return (pin == 1) ? AU1550_PCI_INTC : 0xff;
  365. if (slot == 12) {
  366. switch (pin) {
  367. case 1: return AU1550_PCI_INTB;
  368. case 2: return AU1550_PCI_INTC;
  369. case 3: return AU1550_PCI_INTD;
  370. case 4: return AU1550_PCI_INTA;
  371. }
  372. }
  373. if (slot == 13) {
  374. switch (pin) {
  375. case 1: return AU1550_PCI_INTA;
  376. case 2: return AU1550_PCI_INTB;
  377. case 3: return AU1550_PCI_INTC;
  378. case 4: return AU1550_PCI_INTD;
  379. }
  380. }
  381. return -1;
  382. }
  383. static int pb1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
  384. {
  385. if ((slot < 12) || (slot > 13) || pin == 0)
  386. return -1;
  387. if (slot == 12) {
  388. switch (pin) {
  389. case 1: return AU1500_PCI_INTB;
  390. case 2: return AU1500_PCI_INTC;
  391. case 3: return AU1500_PCI_INTD;
  392. case 4: return AU1500_PCI_INTA;
  393. }
  394. }
  395. if (slot == 13) {
  396. switch (pin) {
  397. case 1: return AU1500_PCI_INTA;
  398. case 2: return AU1500_PCI_INTB;
  399. case 3: return AU1500_PCI_INTC;
  400. case 4: return AU1500_PCI_INTD;
  401. }
  402. }
  403. return -1;
  404. }
  405. static struct resource alchemy_pci_host_res[] = {
  406. [0] = {
  407. .start = AU1500_PCI_PHYS_ADDR,
  408. .end = AU1500_PCI_PHYS_ADDR + 0xfff,
  409. .flags = IORESOURCE_MEM,
  410. },
  411. };
  412. static struct alchemy_pci_platdata db1550_pci_pd = {
  413. .board_map_irq = db1550_map_pci_irq,
  414. };
  415. static struct platform_device db1550_pci_host_dev = {
  416. .dev.platform_data = &db1550_pci_pd,
  417. .name = "alchemy-pci",
  418. .id = 0,
  419. .num_resources = ARRAY_SIZE(alchemy_pci_host_res),
  420. .resource = alchemy_pci_host_res,
  421. };
  422. /**********************************************************************/
  423. static struct platform_device *db1550_devs[] __initdata = {
  424. &db1550_i2c_dev,
  425. &db1550_ac97_dev,
  426. &db1550_spi_dev,
  427. &db1550_i2s_dev,
  428. &db1550_stac_dev,
  429. &db1550_ac97dma_dev,
  430. &db1550_i2sdma_dev,
  431. &db1550_sndac97_dev,
  432. &db1550_sndi2s_dev,
  433. };
  434. /* must be arch_initcall; MIPS PCI scans busses in a subsys_initcall */
  435. int __init db1550_pci_setup(int id)
  436. {
  437. if (id)
  438. db1550_pci_pd.board_map_irq = pb1550_map_pci_irq;
  439. return platform_device_register(&db1550_pci_host_dev);
  440. }
  441. static void __init db1550_devices(void)
  442. {
  443. alchemy_gpio_direction_output(203, 0); /* red led on */
  444. irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_EDGE_BOTH); /* CD0# */
  445. irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_EDGE_BOTH); /* CD1# */
  446. irq_set_irq_type(AU1550_GPIO3_INT, IRQ_TYPE_LEVEL_LOW); /* CARD0# */
  447. irq_set_irq_type(AU1550_GPIO5_INT, IRQ_TYPE_LEVEL_LOW); /* CARD1# */
  448. irq_set_irq_type(AU1550_GPIO21_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG0# */
  449. irq_set_irq_type(AU1550_GPIO22_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG1# */
  450. db1x_register_pcmcia_socket(
  451. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  452. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  453. AU1000_PCMCIA_MEM_PHYS_ADDR,
  454. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  455. AU1000_PCMCIA_IO_PHYS_ADDR,
  456. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  457. AU1550_GPIO3_INT, 0,
  458. /*AU1550_GPIO21_INT*/0, 0, 0);
  459. db1x_register_pcmcia_socket(
  460. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  461. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  462. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  463. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  464. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  465. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  466. AU1550_GPIO5_INT, 1,
  467. /*AU1550_GPIO22_INT*/0, 0, 1);
  468. platform_device_register(&db1550_nand_dev);
  469. alchemy_gpio_direction_output(202, 0); /* green led on */
  470. }
  471. static void __init pb1550_devices(void)
  472. {
  473. irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_LEVEL_LOW);
  474. irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_LEVEL_LOW);
  475. irq_set_irq_type(AU1550_GPIO201_205_INT, IRQ_TYPE_LEVEL_HIGH);
  476. /* enable both PCMCIA card irqs in the shared line */
  477. alchemy_gpio2_enable_int(201); /* socket 0 card irq */
  478. alchemy_gpio2_enable_int(202); /* socket 1 card irq */
  479. /* Pb1550, like all others, also has statuschange irqs; however they're
  480. * wired up on one of the Au1550's shared GPIO201_205 line, which also
  481. * services the PCMCIA card interrupts. So we ignore statuschange and
  482. * use the GPIO201_205 exclusively for card interrupts, since a) pcmcia
  483. * drivers are used to shared irqs and b) statuschange isn't really use-
  484. * ful anyway.
  485. */
  486. db1x_register_pcmcia_socket(
  487. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  488. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  489. AU1000_PCMCIA_MEM_PHYS_ADDR,
  490. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  491. AU1000_PCMCIA_IO_PHYS_ADDR,
  492. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  493. AU1550_GPIO201_205_INT, AU1550_GPIO0_INT, 0, 0, 0);
  494. db1x_register_pcmcia_socket(
  495. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008000000,
  496. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008400000 - 1,
  497. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008000000,
  498. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008400000 - 1,
  499. AU1000_PCMCIA_IO_PHYS_ADDR + 0x008000000,
  500. AU1000_PCMCIA_IO_PHYS_ADDR + 0x008010000 - 1,
  501. AU1550_GPIO201_205_INT, AU1550_GPIO1_INT, 0, 0, 1);
  502. pb1550_nand_setup();
  503. }
  504. int __init db1550_dev_setup(void)
  505. {
  506. int swapped, id;
  507. struct clk *c;
  508. id = (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) != BCSR_WHOAMI_DB1550);
  509. i2c_register_board_info(0, db1550_i2c_devs,
  510. ARRAY_SIZE(db1550_i2c_devs));
  511. spi_register_board_info(db1550_spi_devs,
  512. ARRAY_SIZE(db1550_i2c_devs));
  513. c = clk_get(NULL, "psc0_intclk");
  514. if (!IS_ERR(c)) {
  515. clk_set_rate(c, 50000000);
  516. clk_prepare_enable(c);
  517. clk_put(c);
  518. }
  519. c = clk_get(NULL, "psc2_intclk");
  520. if (!IS_ERR(c)) {
  521. clk_set_rate(c, db1550_spi_platdata.mainclk_hz);
  522. clk_prepare_enable(c);
  523. clk_put(c);
  524. }
  525. /* Audio PSC clock is supplied by codecs (PSC1, 3) FIXME: platdata!! */
  526. __raw_writel(PSC_SEL_CLK_SERCLK,
  527. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  528. wmb();
  529. __raw_writel(PSC_SEL_CLK_SERCLK,
  530. (void __iomem *)KSEG1ADDR(AU1550_PSC3_PHYS_ADDR) + PSC_SEL_OFFSET);
  531. wmb();
  532. /* SPI/I2C use internally supplied 50MHz source */
  533. __raw_writel(PSC_SEL_CLK_INTCLK,
  534. (void __iomem *)KSEG1ADDR(AU1550_PSC0_PHYS_ADDR) + PSC_SEL_OFFSET);
  535. wmb();
  536. __raw_writel(PSC_SEL_CLK_INTCLK,
  537. (void __iomem *)KSEG1ADDR(AU1550_PSC2_PHYS_ADDR) + PSC_SEL_OFFSET);
  538. wmb();
  539. id ? pb1550_devices() : db1550_devices();
  540. swapped = bcsr_read(BCSR_STATUS) &
  541. (id ? BCSR_STATUS_PB1550_SWAPBOOT : BCSR_STATUS_DB1000_SWAPBOOT);
  542. db1x_register_norflash(128 << 20, 4, swapped);
  543. return platform_add_devices(db1550_devs, ARRAY_SIZE(db1550_devs));
  544. }