malta-setup.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. * Copyright (C) 2008 Dmitri Vorobiev
  5. *
  6. * This program is free software; you can distribute it and/or modify it
  7. * under the terms of the GNU General Public License (Version 2) as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  18. */
  19. #include <linux/cpu.h>
  20. #include <linux/init.h>
  21. #include <linux/sched.h>
  22. #include <linux/ioport.h>
  23. #include <linux/irq.h>
  24. #include <linux/of_fdt.h>
  25. #include <linux/pci.h>
  26. #include <linux/screen_info.h>
  27. #include <linux/time.h>
  28. #include <asm/fw/fw.h>
  29. #include <asm/mach-malta/malta-dtshim.h>
  30. #include <asm/mips-cm.h>
  31. #include <asm/mips-boards/generic.h>
  32. #include <asm/mips-boards/malta.h>
  33. #include <asm/mips-boards/maltaint.h>
  34. #include <asm/dma.h>
  35. #include <asm/prom.h>
  36. #include <asm/traps.h>
  37. #ifdef CONFIG_VT
  38. #include <linux/console.h>
  39. #endif
  40. #define ROCIT_CONFIG_GEN0 0x1f403000
  41. #define ROCIT_CONFIG_GEN0_PCI_IOCU BIT(7)
  42. extern void malta_be_init(void);
  43. extern int malta_be_handler(struct pt_regs *regs, int is_fixup);
  44. static struct resource standard_io_resources[] = {
  45. {
  46. .name = "dma1",
  47. .start = 0x00,
  48. .end = 0x1f,
  49. .flags = IORESOURCE_BUSY
  50. },
  51. {
  52. .name = "timer",
  53. .start = 0x40,
  54. .end = 0x5f,
  55. .flags = IORESOURCE_BUSY
  56. },
  57. {
  58. .name = "keyboard",
  59. .start = 0x60,
  60. .end = 0x6f,
  61. .flags = IORESOURCE_BUSY
  62. },
  63. {
  64. .name = "dma page reg",
  65. .start = 0x80,
  66. .end = 0x8f,
  67. .flags = IORESOURCE_BUSY
  68. },
  69. {
  70. .name = "dma2",
  71. .start = 0xc0,
  72. .end = 0xdf,
  73. .flags = IORESOURCE_BUSY
  74. },
  75. };
  76. const char *get_system_type(void)
  77. {
  78. return "MIPS Malta";
  79. }
  80. const char display_string[] = " LINUX ON MALTA ";
  81. #ifdef CONFIG_BLK_DEV_FD
  82. static void __init fd_activate(void)
  83. {
  84. /*
  85. * Activate Floppy Controller in the SMSC FDC37M817 Super I/O
  86. * Controller.
  87. * Done by YAMON 2.00 onwards
  88. */
  89. /* Entering config state. */
  90. SMSC_WRITE(SMSC_CONFIG_ENTER, SMSC_CONFIG_REG);
  91. /* Activate floppy controller. */
  92. SMSC_WRITE(SMSC_CONFIG_DEVNUM, SMSC_CONFIG_REG);
  93. SMSC_WRITE(SMSC_CONFIG_DEVNUM_FLOPPY, SMSC_DATA_REG);
  94. SMSC_WRITE(SMSC_CONFIG_ACTIVATE, SMSC_CONFIG_REG);
  95. SMSC_WRITE(SMSC_CONFIG_ACTIVATE_ENABLE, SMSC_DATA_REG);
  96. /* Exit config state. */
  97. SMSC_WRITE(SMSC_CONFIG_EXIT, SMSC_CONFIG_REG);
  98. }
  99. #endif
  100. static int __init plat_enable_iocoherency(void)
  101. {
  102. int supported = 0;
  103. u32 cfg;
  104. if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO) {
  105. if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
  106. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
  107. pr_info("Enabled Bonito CPU coherency\n");
  108. supported = 1;
  109. }
  110. if (strstr(fw_getcmdline(), "iobcuncached")) {
  111. BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
  112. BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
  113. ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  114. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  115. pr_info("Disabled Bonito IOBC coherency\n");
  116. } else {
  117. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
  118. BONITO_PCIMEMBASECFG |=
  119. (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  120. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  121. pr_info("Enabled Bonito IOBC coherency\n");
  122. }
  123. } else if (mips_cm_numiocu() != 0) {
  124. /* Nothing special needs to be done to enable coherency */
  125. pr_info("CMP IOCU detected\n");
  126. cfg = __raw_readl((u32 *)CKSEG1ADDR(ROCIT_CONFIG_GEN0));
  127. if (!(cfg & ROCIT_CONFIG_GEN0_PCI_IOCU)) {
  128. pr_crit("IOCU OPERATION DISABLED BY SWITCH - DEFAULTING TO SW IO COHERENCY\n");
  129. return 0;
  130. }
  131. supported = 1;
  132. }
  133. hw_coherentio = supported;
  134. return supported;
  135. }
  136. static void __init plat_setup_iocoherency(void)
  137. {
  138. #ifdef CONFIG_DMA_NONCOHERENT
  139. /*
  140. * Kernel has been configured with software coherency
  141. * but we might choose to turn it off and use hardware
  142. * coherency instead.
  143. */
  144. if (plat_enable_iocoherency()) {
  145. if (coherentio == 0)
  146. pr_info("Hardware DMA cache coherency disabled\n");
  147. else
  148. pr_info("Hardware DMA cache coherency enabled\n");
  149. } else {
  150. if (coherentio == 1)
  151. pr_info("Hardware DMA cache coherency unsupported, but enabled from command line!\n");
  152. else
  153. pr_info("Software DMA cache coherency enabled\n");
  154. }
  155. #else
  156. if (!plat_enable_iocoherency())
  157. panic("Hardware DMA cache coherency not supported!");
  158. #endif
  159. }
  160. static void __init pci_clock_check(void)
  161. {
  162. unsigned int __iomem *jmpr_p =
  163. (unsigned int *) ioremap(MALTA_JMPRS_REG, sizeof(unsigned int));
  164. int jmpr = (__raw_readl(jmpr_p) >> 2) & 0x07;
  165. static const int pciclocks[] __initconst = {
  166. 33, 20, 25, 30, 12, 16, 37, 10
  167. };
  168. int pciclock = pciclocks[jmpr];
  169. char *optptr, *argptr = fw_getcmdline();
  170. /*
  171. * If user passed a pci_clock= option, don't tack on another one
  172. */
  173. optptr = strstr(argptr, "pci_clock=");
  174. if (optptr && (optptr == argptr || optptr[-1] == ' '))
  175. return;
  176. if (pciclock != 33) {
  177. pr_warn("WARNING: PCI clock is %dMHz, setting pci_clock\n",
  178. pciclock);
  179. argptr += strlen(argptr);
  180. sprintf(argptr, " pci_clock=%d", pciclock);
  181. if (pciclock < 20 || pciclock > 66)
  182. pr_warn("WARNING: IDE timing calculations will be "
  183. "incorrect\n");
  184. }
  185. }
  186. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  187. static void __init screen_info_setup(void)
  188. {
  189. screen_info = (struct screen_info) {
  190. .orig_x = 0,
  191. .orig_y = 25,
  192. .ext_mem_k = 0,
  193. .orig_video_page = 0,
  194. .orig_video_mode = 0,
  195. .orig_video_cols = 80,
  196. .unused2 = 0,
  197. .orig_video_ega_bx = 0,
  198. .unused3 = 0,
  199. .orig_video_lines = 25,
  200. .orig_video_isVGA = VIDEO_TYPE_VGAC,
  201. .orig_video_points = 16
  202. };
  203. }
  204. #endif
  205. static void __init bonito_quirks_setup(void)
  206. {
  207. char *argptr;
  208. argptr = fw_getcmdline();
  209. if (strstr(argptr, "debug")) {
  210. BONITO_BONGENCFG |= BONITO_BONGENCFG_DEBUGMODE;
  211. pr_info("Enabled Bonito debug mode\n");
  212. } else
  213. BONITO_BONGENCFG &= ~BONITO_BONGENCFG_DEBUGMODE;
  214. #ifdef CONFIG_DMA_COHERENT
  215. if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
  216. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
  217. pr_info("Enabled Bonito CPU coherency\n");
  218. argptr = fw_getcmdline();
  219. if (strstr(argptr, "iobcuncached")) {
  220. BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
  221. BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
  222. ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  223. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  224. pr_info("Disabled Bonito IOBC coherency\n");
  225. } else {
  226. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
  227. BONITO_PCIMEMBASECFG |=
  228. (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  229. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  230. pr_info("Enabled Bonito IOBC coherency\n");
  231. }
  232. } else
  233. panic("Hardware DMA cache coherency not supported");
  234. #endif
  235. }
  236. void __init plat_mem_setup(void)
  237. {
  238. unsigned int i;
  239. void *fdt = __dtb_start;
  240. fdt = malta_dt_shim(fdt);
  241. __dt_setup_arch(fdt);
  242. if (config_enabled(CONFIG_EVA))
  243. /* EVA has already been configured in mach-malta/kernel-init.h */
  244. pr_info("Enhanced Virtual Addressing (EVA) activated\n");
  245. mips_pcibios_init();
  246. /* Request I/O space for devices used on the Malta board. */
  247. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  248. request_resource(&ioport_resource, standard_io_resources+i);
  249. /*
  250. * Enable DMA channel 4 (cascade channel) in the PIIX4 south bridge.
  251. */
  252. enable_dma(4);
  253. #ifdef CONFIG_DMA_COHERENT
  254. if (mips_revision_sconid != MIPS_REVISION_SCON_BONITO)
  255. panic("Hardware DMA cache coherency not supported");
  256. #endif
  257. if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO)
  258. bonito_quirks_setup();
  259. plat_setup_iocoherency();
  260. pci_clock_check();
  261. #ifdef CONFIG_BLK_DEV_FD
  262. fd_activate();
  263. #endif
  264. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  265. screen_info_setup();
  266. #endif
  267. board_be_init = malta_be_init;
  268. board_be_handler = malta_be_handler;
  269. }