malta-time.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/i8253.h>
  22. #include <linux/init.h>
  23. #include <linux/kernel_stat.h>
  24. #include <linux/sched.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/irqchip/mips-gic.h>
  28. #include <linux/timex.h>
  29. #include <linux/mc146818rtc.h>
  30. #include <asm/cpu.h>
  31. #include <asm/mipsregs.h>
  32. #include <asm/mipsmtregs.h>
  33. #include <asm/hardirq.h>
  34. #include <asm/irq.h>
  35. #include <asm/div64.h>
  36. #include <asm/setup.h>
  37. #include <asm/time.h>
  38. #include <asm/mc146818-time.h>
  39. #include <asm/msc01_ic.h>
  40. #include <asm/mips-boards/generic.h>
  41. #include <asm/mips-boards/maltaint.h>
  42. static int mips_cpu_timer_irq;
  43. static int mips_cpu_perf_irq;
  44. extern int cp0_perfcount_irq;
  45. static unsigned int gic_frequency;
  46. static void mips_timer_dispatch(void)
  47. {
  48. do_IRQ(mips_cpu_timer_irq);
  49. }
  50. static void mips_perf_dispatch(void)
  51. {
  52. do_IRQ(mips_cpu_perf_irq);
  53. }
  54. static unsigned int freqround(unsigned int freq, unsigned int amount)
  55. {
  56. freq += amount;
  57. freq -= freq % (amount*2);
  58. return freq;
  59. }
  60. /*
  61. * Estimate CPU and GIC frequencies.
  62. */
  63. static void __init estimate_frequencies(void)
  64. {
  65. unsigned long flags;
  66. unsigned int count, start;
  67. cycle_t giccount = 0, gicstart = 0;
  68. #if defined(CONFIG_KVM_GUEST) && CONFIG_KVM_GUEST_TIMER_FREQ
  69. mips_hpt_frequency = CONFIG_KVM_GUEST_TIMER_FREQ * 1000000;
  70. return;
  71. #endif
  72. local_irq_save(flags);
  73. /* Start counter exactly on falling edge of update flag. */
  74. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  75. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  76. /* Initialize counters. */
  77. start = read_c0_count();
  78. if (gic_present) {
  79. gic_start_count();
  80. gicstart = gic_read_count();
  81. }
  82. /* Read counter exactly on falling edge of update flag. */
  83. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  84. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  85. count = read_c0_count();
  86. if (gic_present)
  87. giccount = gic_read_count();
  88. local_irq_restore(flags);
  89. count -= start;
  90. mips_hpt_frequency = count;
  91. if (gic_present) {
  92. giccount -= gicstart;
  93. gic_frequency = giccount;
  94. }
  95. }
  96. void read_persistent_clock(struct timespec *ts)
  97. {
  98. ts->tv_sec = mc146818_get_cmos_time();
  99. ts->tv_nsec = 0;
  100. }
  101. int get_c0_fdc_int(void)
  102. {
  103. /*
  104. * Some cores claim the FDC is routable through the GIC, but it doesn't
  105. * actually seem to be connected for those Malta bitstreams.
  106. */
  107. switch (current_cpu_type()) {
  108. case CPU_INTERAPTIV:
  109. case CPU_PROAPTIV:
  110. return -1;
  111. };
  112. if (cpu_has_veic)
  113. return -1;
  114. else if (gic_present)
  115. return gic_get_c0_fdc_int();
  116. else if (cp0_fdc_irq >= 0)
  117. return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
  118. else
  119. return -1;
  120. }
  121. int get_c0_perfcount_int(void)
  122. {
  123. if (cpu_has_veic) {
  124. set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
  125. mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
  126. } else if (gic_present) {
  127. mips_cpu_perf_irq = gic_get_c0_perfcount_int();
  128. } else if (cp0_perfcount_irq >= 0) {
  129. mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
  130. } else {
  131. mips_cpu_perf_irq = -1;
  132. }
  133. return mips_cpu_perf_irq;
  134. }
  135. EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
  136. unsigned int get_c0_compare_int(void)
  137. {
  138. if (cpu_has_veic) {
  139. set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
  140. mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
  141. } else if (gic_present) {
  142. mips_cpu_timer_irq = gic_get_c0_compare_int();
  143. } else {
  144. mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
  145. }
  146. return mips_cpu_timer_irq;
  147. }
  148. static void __init init_rtc(void)
  149. {
  150. unsigned char freq, ctrl;
  151. /* Set 32KHz time base if not already set */
  152. freq = CMOS_READ(RTC_FREQ_SELECT);
  153. if ((freq & RTC_DIV_CTL) != RTC_REF_CLCK_32KHZ)
  154. CMOS_WRITE(RTC_REF_CLCK_32KHZ, RTC_FREQ_SELECT);
  155. /* Ensure SET bit is clear so RTC can run */
  156. ctrl = CMOS_READ(RTC_CONTROL);
  157. if (ctrl & RTC_SET)
  158. CMOS_WRITE(ctrl & ~RTC_SET, RTC_CONTROL);
  159. }
  160. void __init plat_time_init(void)
  161. {
  162. unsigned int prid = read_c0_prid() & (PRID_COMP_MASK | PRID_IMP_MASK);
  163. unsigned int freq;
  164. init_rtc();
  165. estimate_frequencies();
  166. freq = mips_hpt_frequency;
  167. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  168. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  169. freq *= 2;
  170. freq = freqround(freq, 5000);
  171. printk("CPU frequency %d.%02d MHz\n", freq/1000000,
  172. (freq%1000000)*100/1000000);
  173. mips_scroll_message();
  174. #ifdef CONFIG_I8253
  175. /* Only Malta has a PIT. */
  176. setup_pit_timer();
  177. #endif
  178. #ifdef CONFIG_MIPS_GIC
  179. if (gic_present) {
  180. freq = freqround(gic_frequency, 5000);
  181. printk("GIC frequency %d.%02d MHz\n", freq/1000000,
  182. (freq%1000000)*100/1000000);
  183. #ifdef CONFIG_CLKSRC_MIPS_GIC
  184. gic_clocksource_init(gic_frequency);
  185. #endif
  186. }
  187. #endif
  188. }