irq.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2009 Gabor Juhos <juhosg@openwrt.org>
  7. * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
  8. */
  9. #include <linux/io.h>
  10. #include <linux/bitops.h>
  11. #include <linux/of_platform.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_irq.h>
  14. #include <linux/irqdomain.h>
  15. #include <linux/interrupt.h>
  16. #include <asm/irq_cpu.h>
  17. #include <asm/mipsregs.h>
  18. #include "common.h"
  19. #define INTC_INT_GLOBAL BIT(31)
  20. #define RALINK_CPU_IRQ_INTC (MIPS_CPU_IRQ_BASE + 2)
  21. #define RALINK_CPU_IRQ_PCI (MIPS_CPU_IRQ_BASE + 4)
  22. #define RALINK_CPU_IRQ_FE (MIPS_CPU_IRQ_BASE + 5)
  23. #define RALINK_CPU_IRQ_WIFI (MIPS_CPU_IRQ_BASE + 6)
  24. #define RALINK_CPU_IRQ_COUNTER (MIPS_CPU_IRQ_BASE + 7)
  25. /* we have a cascade of 8 irqs */
  26. #define RALINK_INTC_IRQ_BASE 8
  27. /* we have 32 SoC irqs */
  28. #define RALINK_INTC_IRQ_COUNT 32
  29. #define RALINK_INTC_IRQ_PERFC (RALINK_INTC_IRQ_BASE + 9)
  30. enum rt_intc_regs_enum {
  31. INTC_REG_STATUS0 = 0,
  32. INTC_REG_STATUS1,
  33. INTC_REG_TYPE,
  34. INTC_REG_RAW_STATUS,
  35. INTC_REG_ENABLE,
  36. INTC_REG_DISABLE,
  37. };
  38. static u32 rt_intc_regs[] = {
  39. [INTC_REG_STATUS0] = 0x00,
  40. [INTC_REG_STATUS1] = 0x04,
  41. [INTC_REG_TYPE] = 0x20,
  42. [INTC_REG_RAW_STATUS] = 0x30,
  43. [INTC_REG_ENABLE] = 0x34,
  44. [INTC_REG_DISABLE] = 0x38,
  45. };
  46. static void __iomem *rt_intc_membase;
  47. static int rt_perfcount_irq;
  48. static inline void rt_intc_w32(u32 val, unsigned reg)
  49. {
  50. __raw_writel(val, rt_intc_membase + rt_intc_regs[reg]);
  51. }
  52. static inline u32 rt_intc_r32(unsigned reg)
  53. {
  54. return __raw_readl(rt_intc_membase + rt_intc_regs[reg]);
  55. }
  56. static void ralink_intc_irq_unmask(struct irq_data *d)
  57. {
  58. rt_intc_w32(BIT(d->hwirq), INTC_REG_ENABLE);
  59. }
  60. static void ralink_intc_irq_mask(struct irq_data *d)
  61. {
  62. rt_intc_w32(BIT(d->hwirq), INTC_REG_DISABLE);
  63. }
  64. static struct irq_chip ralink_intc_irq_chip = {
  65. .name = "INTC",
  66. .irq_unmask = ralink_intc_irq_unmask,
  67. .irq_mask = ralink_intc_irq_mask,
  68. .irq_mask_ack = ralink_intc_irq_mask,
  69. };
  70. int get_c0_perfcount_int(void)
  71. {
  72. return rt_perfcount_irq;
  73. }
  74. EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
  75. unsigned int get_c0_compare_int(void)
  76. {
  77. return CP0_LEGACY_COMPARE_IRQ;
  78. }
  79. static void ralink_intc_irq_handler(struct irq_desc *desc)
  80. {
  81. u32 pending = rt_intc_r32(INTC_REG_STATUS0);
  82. if (pending) {
  83. struct irq_domain *domain = irq_desc_get_handler_data(desc);
  84. generic_handle_irq(irq_find_mapping(domain, __ffs(pending)));
  85. } else {
  86. spurious_interrupt();
  87. }
  88. }
  89. asmlinkage void plat_irq_dispatch(void)
  90. {
  91. unsigned long pending;
  92. pending = read_c0_status() & read_c0_cause() & ST0_IM;
  93. if (pending & STATUSF_IP7)
  94. do_IRQ(RALINK_CPU_IRQ_COUNTER);
  95. else if (pending & STATUSF_IP5)
  96. do_IRQ(RALINK_CPU_IRQ_FE);
  97. else if (pending & STATUSF_IP6)
  98. do_IRQ(RALINK_CPU_IRQ_WIFI);
  99. else if (pending & STATUSF_IP4)
  100. do_IRQ(RALINK_CPU_IRQ_PCI);
  101. else if (pending & STATUSF_IP2)
  102. do_IRQ(RALINK_CPU_IRQ_INTC);
  103. else
  104. spurious_interrupt();
  105. }
  106. static int intc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
  107. {
  108. irq_set_chip_and_handler(irq, &ralink_intc_irq_chip, handle_level_irq);
  109. return 0;
  110. }
  111. static const struct irq_domain_ops irq_domain_ops = {
  112. .xlate = irq_domain_xlate_onecell,
  113. .map = intc_map,
  114. };
  115. static int __init intc_of_init(struct device_node *node,
  116. struct device_node *parent)
  117. {
  118. struct resource res;
  119. struct irq_domain *domain;
  120. int irq;
  121. if (!of_property_read_u32_array(node, "ralink,intc-registers",
  122. rt_intc_regs, 6))
  123. pr_info("intc: using register map from devicetree\n");
  124. irq = irq_of_parse_and_map(node, 0);
  125. if (!irq)
  126. panic("Failed to get INTC IRQ");
  127. if (of_address_to_resource(node, 0, &res))
  128. panic("Failed to get intc memory range");
  129. if (request_mem_region(res.start, resource_size(&res),
  130. res.name) < 0)
  131. pr_err("Failed to request intc memory");
  132. rt_intc_membase = ioremap_nocache(res.start,
  133. resource_size(&res));
  134. if (!rt_intc_membase)
  135. panic("Failed to remap intc memory");
  136. /* disable all interrupts */
  137. rt_intc_w32(~0, INTC_REG_DISABLE);
  138. /* route all INTC interrupts to MIPS HW0 interrupt */
  139. rt_intc_w32(0, INTC_REG_TYPE);
  140. domain = irq_domain_add_legacy(node, RALINK_INTC_IRQ_COUNT,
  141. RALINK_INTC_IRQ_BASE, 0, &irq_domain_ops, NULL);
  142. if (!domain)
  143. panic("Failed to add irqdomain");
  144. rt_intc_w32(INTC_INT_GLOBAL, INTC_REG_ENABLE);
  145. irq_set_chained_handler_and_data(irq, ralink_intc_irq_handler, domain);
  146. /* tell the kernel which irq is used for performance monitoring */
  147. rt_perfcount_irq = irq_create_mapping(domain, 9);
  148. return 0;
  149. }
  150. static struct of_device_id __initdata of_irq_ids[] = {
  151. { .compatible = "mti,cpu-interrupt-controller", .data = mips_cpu_irq_of_init },
  152. { .compatible = "ralink,rt2880-intc", .data = intc_of_init },
  153. {},
  154. };
  155. void __init arch_init_irq(void)
  156. {
  157. of_irq_init(of_irq_ids);
  158. }