rt3883.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Parts of this file are based on Ralink's 2.6.21 BSP
  7. *
  8. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  9. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  10. * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <asm/mipsregs.h>
  16. #include <asm/mach-ralink/ralink_regs.h>
  17. #include <asm/mach-ralink/rt3883.h>
  18. #include <asm/mach-ralink/pinmux.h>
  19. #include "common.h"
  20. static struct rt2880_pmx_func i2c_func[] = { FUNC("i2c", 0, 1, 2) };
  21. static struct rt2880_pmx_func spi_func[] = { FUNC("spi", 0, 3, 4) };
  22. static struct rt2880_pmx_func uartf_func[] = {
  23. FUNC("uartf", RT3883_GPIO_MODE_UARTF, 7, 8),
  24. FUNC("pcm uartf", RT3883_GPIO_MODE_PCM_UARTF, 7, 8),
  25. FUNC("pcm i2s", RT3883_GPIO_MODE_PCM_I2S, 7, 8),
  26. FUNC("i2s uartf", RT3883_GPIO_MODE_I2S_UARTF, 7, 8),
  27. FUNC("pcm gpio", RT3883_GPIO_MODE_PCM_GPIO, 11, 4),
  28. FUNC("gpio uartf", RT3883_GPIO_MODE_GPIO_UARTF, 7, 4),
  29. FUNC("gpio i2s", RT3883_GPIO_MODE_GPIO_I2S, 7, 4),
  30. };
  31. static struct rt2880_pmx_func uartlite_func[] = { FUNC("uartlite", 0, 15, 2) };
  32. static struct rt2880_pmx_func jtag_func[] = { FUNC("jtag", 0, 17, 5) };
  33. static struct rt2880_pmx_func mdio_func[] = { FUNC("mdio", 0, 22, 2) };
  34. static struct rt2880_pmx_func lna_a_func[] = { FUNC("lna a", 0, 32, 3) };
  35. static struct rt2880_pmx_func lna_g_func[] = { FUNC("lna g", 0, 35, 3) };
  36. static struct rt2880_pmx_func pci_func[] = {
  37. FUNC("pci-dev", 0, 40, 32),
  38. FUNC("pci-host2", 1, 40, 32),
  39. FUNC("pci-host1", 2, 40, 32),
  40. FUNC("pci-fnc", 3, 40, 32)
  41. };
  42. static struct rt2880_pmx_func ge1_func[] = { FUNC("ge1", 0, 72, 12) };
  43. static struct rt2880_pmx_func ge2_func[] = { FUNC("ge2", 0, 84, 12) };
  44. static struct rt2880_pmx_group rt3883_pinmux_data[] = {
  45. GRP("i2c", i2c_func, 1, RT3883_GPIO_MODE_I2C),
  46. GRP("spi", spi_func, 1, RT3883_GPIO_MODE_SPI),
  47. GRP("uartf", uartf_func, RT3883_GPIO_MODE_UART0_MASK,
  48. RT3883_GPIO_MODE_UART0_SHIFT),
  49. GRP("uartlite", uartlite_func, 1, RT3883_GPIO_MODE_UART1),
  50. GRP("jtag", jtag_func, 1, RT3883_GPIO_MODE_JTAG),
  51. GRP("mdio", mdio_func, 1, RT3883_GPIO_MODE_MDIO),
  52. GRP("lna a", lna_a_func, 1, RT3883_GPIO_MODE_LNA_A),
  53. GRP("lna g", lna_g_func, 1, RT3883_GPIO_MODE_LNA_G),
  54. GRP("pci", pci_func, RT3883_GPIO_MODE_PCI_MASK,
  55. RT3883_GPIO_MODE_PCI_SHIFT),
  56. GRP("ge1", ge1_func, 1, RT3883_GPIO_MODE_GE1),
  57. GRP("ge2", ge2_func, 1, RT3883_GPIO_MODE_GE2),
  58. { 0 }
  59. };
  60. void __init ralink_clk_init(void)
  61. {
  62. unsigned long cpu_rate, sys_rate;
  63. u32 syscfg0;
  64. u32 clksel;
  65. u32 ddr2;
  66. syscfg0 = rt_sysc_r32(RT3883_SYSC_REG_SYSCFG0);
  67. clksel = ((syscfg0 >> RT3883_SYSCFG0_CPUCLK_SHIFT) &
  68. RT3883_SYSCFG0_CPUCLK_MASK);
  69. ddr2 = syscfg0 & RT3883_SYSCFG0_DRAM_TYPE_DDR2;
  70. switch (clksel) {
  71. case RT3883_SYSCFG0_CPUCLK_250:
  72. cpu_rate = 250000000;
  73. sys_rate = (ddr2) ? 125000000 : 83000000;
  74. break;
  75. case RT3883_SYSCFG0_CPUCLK_384:
  76. cpu_rate = 384000000;
  77. sys_rate = (ddr2) ? 128000000 : 96000000;
  78. break;
  79. case RT3883_SYSCFG0_CPUCLK_480:
  80. cpu_rate = 480000000;
  81. sys_rate = (ddr2) ? 160000000 : 120000000;
  82. break;
  83. case RT3883_SYSCFG0_CPUCLK_500:
  84. cpu_rate = 500000000;
  85. sys_rate = (ddr2) ? 166000000 : 125000000;
  86. break;
  87. }
  88. ralink_clk_add("cpu", cpu_rate);
  89. ralink_clk_add("10000100.timer", sys_rate);
  90. ralink_clk_add("10000120.watchdog", sys_rate);
  91. ralink_clk_add("10000500.uart", 40000000);
  92. ralink_clk_add("10000b00.spi", sys_rate);
  93. ralink_clk_add("10000c00.uartlite", 40000000);
  94. ralink_clk_add("10100000.ethernet", sys_rate);
  95. ralink_clk_add("10180000.wmac", 40000000);
  96. }
  97. void __init ralink_of_remap(void)
  98. {
  99. rt_sysc_membase = plat_of_remap_node("ralink,rt3883-sysc");
  100. rt_memc_membase = plat_of_remap_node("ralink,rt3883-memc");
  101. if (!rt_sysc_membase || !rt_memc_membase)
  102. panic("Failed to remap core resources");
  103. }
  104. void prom_soc_init(struct ralink_soc_info *soc_info)
  105. {
  106. void __iomem *sysc = (void __iomem *) KSEG1ADDR(RT3883_SYSC_BASE);
  107. const char *name;
  108. u32 n0;
  109. u32 n1;
  110. u32 id;
  111. n0 = __raw_readl(sysc + RT3883_SYSC_REG_CHIPID0_3);
  112. n1 = __raw_readl(sysc + RT3883_SYSC_REG_CHIPID4_7);
  113. id = __raw_readl(sysc + RT3883_SYSC_REG_REVID);
  114. if (n0 == RT3883_CHIP_NAME0 && n1 == RT3883_CHIP_NAME1) {
  115. soc_info->compatible = "ralink,rt3883-soc";
  116. name = "RT3883";
  117. } else {
  118. panic("rt3883: unknown SoC, n0:%08x n1:%08x", n0, n1);
  119. }
  120. snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
  121. "Ralink %s ver:%u eco:%u",
  122. name,
  123. (id >> RT3883_REVID_VER_ID_SHIFT) & RT3883_REVID_VER_ID_MASK,
  124. (id & RT3883_REVID_ECO_ID_MASK));
  125. soc_info->mem_base = RT3883_SDRAM_BASE;
  126. soc_info->mem_size_min = RT3883_MEM_SIZE_MIN;
  127. soc_info->mem_size_max = RT3883_MEM_SIZE_MAX;
  128. rt2880_pinmux_data = rt3883_pinmux_data;
  129. ralink_soc = RT3883_SOC;
  130. }