setup.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * Toshiba rbtx4927 specific setup
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright 2001-2002 MontaVista Software Inc.
  8. *
  9. * Copyright (C) 1996, 97, 2001, 04 Ralf Baechle (ralf@linux-mips.org)
  10. * Copyright (C) 2000 RidgeRun, Inc.
  11. * Author: RidgeRun, Inc.
  12. * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
  13. *
  14. * Copyright 2001 MontaVista Software Inc.
  15. * Author: jsun@mvista.com or jsun@junsun.net
  16. *
  17. * Copyright 2002 MontaVista Software Inc.
  18. * Author: Michael Pruznick, michael_pruznick@mvista.com
  19. *
  20. * Copyright (C) 2000-2001 Toshiba Corporation
  21. *
  22. * Copyright (C) 2004 MontaVista Software Inc.
  23. * Author: Manish Lachwani, mlachwani@mvista.com
  24. *
  25. * This program is free software; you can redistribute it and/or modify it
  26. * under the terms of the GNU General Public License as published by the
  27. * Free Software Foundation; either version 2 of the License, or (at your
  28. * option) any later version.
  29. *
  30. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  31. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  32. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  33. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  34. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  35. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  36. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  37. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  38. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  39. * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. * You should have received a copy of the GNU General Public License along
  42. * with this program; if not, write to the Free Software Foundation, Inc.,
  43. * 675 Mass Ave, Cambridge, MA 02139, USA.
  44. */
  45. #include <linux/init.h>
  46. #include <linux/kernel.h>
  47. #include <linux/types.h>
  48. #include <linux/ioport.h>
  49. #include <linux/platform_device.h>
  50. #include <linux/delay.h>
  51. #include <linux/gpio.h>
  52. #include <linux/leds.h>
  53. #include <asm/io.h>
  54. #include <asm/reboot.h>
  55. #include <asm/txx9/generic.h>
  56. #include <asm/txx9/pci.h>
  57. #include <asm/txx9/rbtx4927.h>
  58. #include <asm/txx9/tx4938.h> /* for TX4937 */
  59. #ifdef CONFIG_PCI
  60. static void __init tx4927_pci_setup(void)
  61. {
  62. int extarb = !(__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB);
  63. struct pci_controller *c = &txx9_primary_pcic;
  64. register_pci_controller(c);
  65. if (__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCI66)
  66. txx9_pci_option =
  67. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  68. TXX9_PCI_OPT_CLK_66; /* already configured */
  69. /* Reset PCI Bus */
  70. writeb(1, rbtx4927_pcireset_addr);
  71. /* Reset PCIC */
  72. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  73. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  74. TXX9_PCI_OPT_CLK_66)
  75. tx4927_pciclk66_setup();
  76. mdelay(10);
  77. /* clear PCIC reset */
  78. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  79. writeb(0, rbtx4927_pcireset_addr);
  80. iob();
  81. tx4927_report_pciclk();
  82. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  83. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  84. TXX9_PCI_OPT_CLK_AUTO &&
  85. txx9_pci66_check(c, 0, 0)) {
  86. /* Reset PCI Bus */
  87. writeb(1, rbtx4927_pcireset_addr);
  88. /* Reset PCIC */
  89. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  90. tx4927_pciclk66_setup();
  91. mdelay(10);
  92. /* clear PCIC reset */
  93. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  94. writeb(0, rbtx4927_pcireset_addr);
  95. iob();
  96. /* Reinitialize PCIC */
  97. tx4927_report_pciclk();
  98. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  99. }
  100. tx4927_setup_pcierr_irq();
  101. }
  102. static void __init tx4937_pci_setup(void)
  103. {
  104. int extarb = !(__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB);
  105. struct pci_controller *c = &txx9_primary_pcic;
  106. register_pci_controller(c);
  107. if (__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCI66)
  108. txx9_pci_option =
  109. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  110. TXX9_PCI_OPT_CLK_66; /* already configured */
  111. /* Reset PCI Bus */
  112. writeb(1, rbtx4927_pcireset_addr);
  113. /* Reset PCIC */
  114. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  115. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  116. TXX9_PCI_OPT_CLK_66)
  117. tx4938_pciclk66_setup();
  118. mdelay(10);
  119. /* clear PCIC reset */
  120. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  121. writeb(0, rbtx4927_pcireset_addr);
  122. iob();
  123. tx4938_report_pciclk();
  124. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  125. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  126. TXX9_PCI_OPT_CLK_AUTO &&
  127. txx9_pci66_check(c, 0, 0)) {
  128. /* Reset PCI Bus */
  129. writeb(1, rbtx4927_pcireset_addr);
  130. /* Reset PCIC */
  131. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  132. tx4938_pciclk66_setup();
  133. mdelay(10);
  134. /* clear PCIC reset */
  135. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  136. writeb(0, rbtx4927_pcireset_addr);
  137. iob();
  138. /* Reinitialize PCIC */
  139. tx4938_report_pciclk();
  140. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  141. }
  142. tx4938_setup_pcierr_irq();
  143. }
  144. static void __init rbtx4927_arch_init(void)
  145. {
  146. tx4927_pci_setup();
  147. }
  148. static void __init rbtx4937_arch_init(void)
  149. {
  150. tx4937_pci_setup();
  151. }
  152. #else
  153. #define rbtx4927_arch_init NULL
  154. #define rbtx4937_arch_init NULL
  155. #endif /* CONFIG_PCI */
  156. static void toshiba_rbtx4927_restart(char *command)
  157. {
  158. /* enable the s/w reset register */
  159. writeb(1, rbtx4927_softresetlock_addr);
  160. /* wait for enable to be seen */
  161. while (!(readb(rbtx4927_softresetlock_addr) & 1))
  162. ;
  163. /* do a s/w reset */
  164. writeb(1, rbtx4927_softreset_addr);
  165. /* fallback */
  166. (*_machine_halt)();
  167. }
  168. static void __init rbtx4927_clock_init(void);
  169. static void __init rbtx4937_clock_init(void);
  170. static void __init rbtx4927_mem_setup(void)
  171. {
  172. if (TX4927_REV_PCODE() == 0x4927) {
  173. rbtx4927_clock_init();
  174. tx4927_setup();
  175. } else {
  176. rbtx4937_clock_init();
  177. tx4938_setup();
  178. }
  179. _machine_restart = toshiba_rbtx4927_restart;
  180. #ifdef CONFIG_PCI
  181. txx9_alloc_pci_controller(&txx9_primary_pcic,
  182. RBTX4927_PCIMEM, RBTX4927_PCIMEM_SIZE,
  183. RBTX4927_PCIIO, RBTX4927_PCIIO_SIZE);
  184. txx9_board_pcibios_setup = tx4927_pcibios_setup;
  185. #else
  186. set_io_port_base(KSEG1 + RBTX4927_ISA_IO_OFFSET);
  187. #endif
  188. /* TX4927-SIO DTR on (PIO[15]) */
  189. gpio_request(15, "sio-dtr");
  190. gpio_direction_output(15, 1);
  191. tx4927_sio_init(0, 0);
  192. }
  193. static void __init rbtx4927_clock_init(void)
  194. {
  195. /*
  196. * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
  197. *
  198. * For TX4927:
  199. * PCIDIVMODE[12:11]'s initial value is given by S9[4:3] (ON:0, OFF:1).
  200. * CPU 166MHz: PCI 66MHz : PCIDIVMODE: 00 (1/2.5)
  201. * CPU 200MHz: PCI 66MHz : PCIDIVMODE: 01 (1/3)
  202. * CPU 166MHz: PCI 33MHz : PCIDIVMODE: 10 (1/5)
  203. * CPU 200MHz: PCI 33MHz : PCIDIVMODE: 11 (1/6)
  204. * i.e. S9[3]: ON (83MHz), OFF (100MHz)
  205. */
  206. switch ((unsigned long)__raw_readq(&tx4927_ccfgptr->ccfg) &
  207. TX4927_CCFG_PCIDIVMODE_MASK) {
  208. case TX4927_CCFG_PCIDIVMODE_2_5:
  209. case TX4927_CCFG_PCIDIVMODE_5:
  210. txx9_cpu_clock = 166666666; /* 166MHz */
  211. break;
  212. default:
  213. txx9_cpu_clock = 200000000; /* 200MHz */
  214. }
  215. }
  216. static void __init rbtx4937_clock_init(void)
  217. {
  218. /*
  219. * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
  220. *
  221. * For TX4937:
  222. * PCIDIVMODE[12:11]'s initial value is given by S1[5:4] (ON:0, OFF:1)
  223. * PCIDIVMODE[10] is 0.
  224. * CPU 266MHz: PCI 33MHz : PCIDIVMODE: 000 (1/8)
  225. * CPU 266MHz: PCI 66MHz : PCIDIVMODE: 001 (1/4)
  226. * CPU 300MHz: PCI 33MHz : PCIDIVMODE: 010 (1/9)
  227. * CPU 300MHz: PCI 66MHz : PCIDIVMODE: 011 (1/4.5)
  228. * CPU 333MHz: PCI 33MHz : PCIDIVMODE: 100 (1/10)
  229. * CPU 333MHz: PCI 66MHz : PCIDIVMODE: 101 (1/5)
  230. */
  231. switch ((unsigned long)__raw_readq(&tx4938_ccfgptr->ccfg) &
  232. TX4938_CCFG_PCIDIVMODE_MASK) {
  233. case TX4938_CCFG_PCIDIVMODE_8:
  234. case TX4938_CCFG_PCIDIVMODE_4:
  235. txx9_cpu_clock = 266666666; /* 266MHz */
  236. break;
  237. case TX4938_CCFG_PCIDIVMODE_9:
  238. case TX4938_CCFG_PCIDIVMODE_4_5:
  239. txx9_cpu_clock = 300000000; /* 300MHz */
  240. break;
  241. default:
  242. txx9_cpu_clock = 333333333; /* 333MHz */
  243. }
  244. }
  245. static void __init rbtx4927_time_init(void)
  246. {
  247. tx4927_time_init(0);
  248. }
  249. static void __init toshiba_rbtx4927_rtc_init(void)
  250. {
  251. struct resource res = {
  252. .start = RBTX4927_BRAMRTC_BASE - IO_BASE,
  253. .end = RBTX4927_BRAMRTC_BASE - IO_BASE + 0x800 - 1,
  254. .flags = IORESOURCE_MEM,
  255. };
  256. platform_device_register_simple("rtc-ds1742", -1, &res, 1);
  257. }
  258. static void __init rbtx4927_ne_init(void)
  259. {
  260. struct resource res[] = {
  261. {
  262. .start = RBTX4927_RTL_8019_BASE,
  263. .end = RBTX4927_RTL_8019_BASE + 0x20 - 1,
  264. .flags = IORESOURCE_IO,
  265. }, {
  266. .start = RBTX4927_RTL_8019_IRQ,
  267. .flags = IORESOURCE_IRQ,
  268. }
  269. };
  270. platform_device_register_simple("ne", -1, res, ARRAY_SIZE(res));
  271. }
  272. static void __init rbtx4927_mtd_init(void)
  273. {
  274. int i;
  275. for (i = 0; i < 2; i++)
  276. tx4927_mtd_init(i);
  277. }
  278. static void __init rbtx4927_gpioled_init(void)
  279. {
  280. static struct gpio_led leds[] = {
  281. { .name = "gpioled:green:0", .gpio = 0, .active_low = 1, },
  282. { .name = "gpioled:green:1", .gpio = 1, .active_low = 1, },
  283. };
  284. static struct gpio_led_platform_data pdata = {
  285. .num_leds = ARRAY_SIZE(leds),
  286. .leds = leds,
  287. };
  288. struct platform_device *pdev = platform_device_alloc("leds-gpio", 0);
  289. if (!pdev)
  290. return;
  291. pdev->dev.platform_data = &pdata;
  292. if (platform_device_add(pdev))
  293. platform_device_put(pdev);
  294. }
  295. static void __init rbtx4927_device_init(void)
  296. {
  297. toshiba_rbtx4927_rtc_init();
  298. rbtx4927_ne_init();
  299. tx4927_wdt_init();
  300. rbtx4927_mtd_init();
  301. if (TX4927_REV_PCODE() == 0x4927) {
  302. tx4927_dmac_init(2);
  303. tx4927_aclc_init(0, 1);
  304. } else {
  305. tx4938_dmac_init(0, 2);
  306. tx4938_aclc_init();
  307. }
  308. platform_device_register_simple("txx9aclc-generic", -1, NULL, 0);
  309. txx9_iocled_init(RBTX4927_LED_ADDR - IO_BASE, -1, 3, 1, "green", NULL);
  310. rbtx4927_gpioled_init();
  311. }
  312. struct txx9_board_vec rbtx4927_vec __initdata = {
  313. .system = "Toshiba RBTX4927",
  314. .prom_init = rbtx4927_prom_init,
  315. .mem_setup = rbtx4927_mem_setup,
  316. .irq_setup = rbtx4927_irq_setup,
  317. .time_init = rbtx4927_time_init,
  318. .device_init = rbtx4927_device_init,
  319. .arch_init = rbtx4927_arch_init,
  320. #ifdef CONFIG_PCI
  321. .pci_map_irq = rbtx4927_pci_map_irq,
  322. #endif
  323. };
  324. struct txx9_board_vec rbtx4937_vec __initdata = {
  325. .system = "Toshiba RBTX4937",
  326. .prom_init = rbtx4927_prom_init,
  327. .mem_setup = rbtx4927_mem_setup,
  328. .irq_setup = rbtx4927_irq_setup,
  329. .time_init = rbtx4927_time_init,
  330. .device_init = rbtx4927_device_init,
  331. .arch_init = rbtx4937_arch_init,
  332. #ifdef CONFIG_PCI
  333. .pci_map_irq = rbtx4927_pci_map_irq,
  334. #endif
  335. };