canyonlands.dts 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /*
  2. * Device Tree Source for AMCC Canyonlands (460EX)
  3. *
  4. * Copyright 2008-2009 DENX Software Engineering, Stefan Roese <sr@denx.de>
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without
  8. * any warranty of any kind, whether express or implied.
  9. */
  10. /dts-v1/;
  11. / {
  12. #address-cells = <2>;
  13. #size-cells = <1>;
  14. model = "amcc,canyonlands";
  15. compatible = "amcc,canyonlands";
  16. dcr-parent = <&{/cpus/cpu@0}>;
  17. aliases {
  18. ethernet0 = &EMAC0;
  19. ethernet1 = &EMAC1;
  20. serial0 = &UART0;
  21. serial1 = &UART1;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. cpu@0 {
  27. device_type = "cpu";
  28. model = "PowerPC,460EX";
  29. reg = <0x00000000>;
  30. clock-frequency = <0>; /* Filled in by U-Boot */
  31. timebase-frequency = <0>; /* Filled in by U-Boot */
  32. i-cache-line-size = <32>;
  33. d-cache-line-size = <32>;
  34. i-cache-size = <32768>;
  35. d-cache-size = <32768>;
  36. dcr-controller;
  37. dcr-access-method = "native";
  38. next-level-cache = <&L2C0>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
  44. };
  45. UIC0: interrupt-controller0 {
  46. compatible = "ibm,uic-460ex","ibm,uic";
  47. interrupt-controller;
  48. cell-index = <0>;
  49. dcr-reg = <0x0c0 0x009>;
  50. #address-cells = <0>;
  51. #size-cells = <0>;
  52. #interrupt-cells = <2>;
  53. };
  54. UIC1: interrupt-controller1 {
  55. compatible = "ibm,uic-460ex","ibm,uic";
  56. interrupt-controller;
  57. cell-index = <1>;
  58. dcr-reg = <0x0d0 0x009>;
  59. #address-cells = <0>;
  60. #size-cells = <0>;
  61. #interrupt-cells = <2>;
  62. interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
  63. interrupt-parent = <&UIC0>;
  64. };
  65. UIC2: interrupt-controller2 {
  66. compatible = "ibm,uic-460ex","ibm,uic";
  67. interrupt-controller;
  68. cell-index = <2>;
  69. dcr-reg = <0x0e0 0x009>;
  70. #address-cells = <0>;
  71. #size-cells = <0>;
  72. #interrupt-cells = <2>;
  73. interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
  74. interrupt-parent = <&UIC0>;
  75. };
  76. UIC3: interrupt-controller3 {
  77. compatible = "ibm,uic-460ex","ibm,uic";
  78. interrupt-controller;
  79. cell-index = <3>;
  80. dcr-reg = <0x0f0 0x009>;
  81. #address-cells = <0>;
  82. #size-cells = <0>;
  83. #interrupt-cells = <2>;
  84. interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
  85. interrupt-parent = <&UIC0>;
  86. };
  87. SDR0: sdr {
  88. compatible = "ibm,sdr-460ex";
  89. dcr-reg = <0x00e 0x002>;
  90. };
  91. CPR0: cpr {
  92. compatible = "ibm,cpr-460ex";
  93. dcr-reg = <0x00c 0x002>;
  94. };
  95. CPM0: cpm {
  96. compatible = "ibm,cpm";
  97. dcr-access-method = "native";
  98. dcr-reg = <0x160 0x003>;
  99. unused-units = <0x00000100>;
  100. idle-doze = <0x02000000>;
  101. standby = <0xfeff791d>;
  102. };
  103. L2C0: l2c {
  104. compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
  105. dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */
  106. 0x030 0x008>; /* L2 cache DCR's */
  107. cache-line-size = <32>; /* 32 bytes */
  108. cache-size = <262144>; /* L2, 256K */
  109. interrupt-parent = <&UIC1>;
  110. interrupts = <11 1>;
  111. };
  112. plb {
  113. compatible = "ibm,plb-460ex", "ibm,plb4";
  114. #address-cells = <2>;
  115. #size-cells = <1>;
  116. ranges;
  117. clock-frequency = <0>; /* Filled in by U-Boot */
  118. SDRAM0: sdram {
  119. compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
  120. dcr-reg = <0x010 0x002>;
  121. };
  122. CRYPTO: crypto@180000 {
  123. compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
  124. reg = <4 0x00180000 0x80400>;
  125. interrupt-parent = <&UIC0>;
  126. interrupts = <0x1d 0x4>;
  127. };
  128. HWRNG: hwrng@110000 {
  129. compatible = "amcc,ppc460ex-rng", "ppc4xx-rng";
  130. reg = <4 0x00110000 0x50>;
  131. };
  132. MAL0: mcmal {
  133. compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
  134. dcr-reg = <0x180 0x062>;
  135. num-tx-chans = <2>;
  136. num-rx-chans = <16>;
  137. #address-cells = <0>;
  138. #size-cells = <0>;
  139. interrupt-parent = <&UIC2>;
  140. interrupts = < /*TXEOB*/ 0x6 0x4
  141. /*RXEOB*/ 0x7 0x4
  142. /*SERR*/ 0x3 0x4
  143. /*TXDE*/ 0x4 0x4
  144. /*RXDE*/ 0x5 0x4>;
  145. };
  146. USB0: ehci@bffd0400 {
  147. compatible = "ibm,usb-ehci-460ex", "usb-ehci";
  148. interrupt-parent = <&UIC2>;
  149. interrupts = <0x1d 4>;
  150. reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>;
  151. };
  152. USB1: usb@bffd0000 {
  153. compatible = "ohci-le";
  154. reg = <4 0xbffd0000 0x60>;
  155. interrupt-parent = <&UIC2>;
  156. interrupts = <0x1e 4>;
  157. };
  158. USBOTG0: usbotg@bff80000 {
  159. compatible = "amcc,dwc-otg";
  160. reg = <0x4 0xbff80000 0x10000>;
  161. interrupt-parent = <&USBOTG0>;
  162. #interrupt-cells = <1>;
  163. #address-cells = <0>;
  164. #size-cells = <0>;
  165. interrupts = <0x0 0x1 0x2>;
  166. interrupt-map = </* USB-OTG */ 0x0 &UIC2 0x1c 0x4
  167. /* HIGH-POWER */ 0x1 &UIC1 0x1a 0x8
  168. /* DMA */ 0x2 &UIC0 0xc 0x4>;
  169. };
  170. SATA0: sata@bffd1000 {
  171. compatible = "amcc,sata-460ex";
  172. reg = <4 0xbffd1000 0x800 4 0xbffd0800 0x400>;
  173. interrupt-parent = <&UIC3>;
  174. interrupts = <0x0 0x4 /* SATA */
  175. 0x5 0x4>; /* AHBDMA */
  176. };
  177. POB0: opb {
  178. compatible = "ibm,opb-460ex", "ibm,opb";
  179. #address-cells = <1>;
  180. #size-cells = <1>;
  181. ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
  182. clock-frequency = <0>; /* Filled in by U-Boot */
  183. EBC0: ebc {
  184. compatible = "ibm,ebc-460ex", "ibm,ebc";
  185. dcr-reg = <0x012 0x002>;
  186. #address-cells = <2>;
  187. #size-cells = <1>;
  188. clock-frequency = <0>; /* Filled in by U-Boot */
  189. /* ranges property is supplied by U-Boot */
  190. interrupts = <0x6 0x4>;
  191. interrupt-parent = <&UIC1>;
  192. nor_flash@0,0 {
  193. compatible = "amd,s29gl512n", "cfi-flash";
  194. bank-width = <2>;
  195. reg = <0x00000000 0x00000000 0x04000000>;
  196. #address-cells = <1>;
  197. #size-cells = <1>;
  198. partition@0 {
  199. label = "kernel";
  200. reg = <0x00000000 0x001e0000>;
  201. };
  202. partition@1e0000 {
  203. label = "dtb";
  204. reg = <0x001e0000 0x00020000>;
  205. };
  206. partition@200000 {
  207. label = "ramdisk";
  208. reg = <0x00200000 0x01400000>;
  209. };
  210. partition@1600000 {
  211. label = "jffs2";
  212. reg = <0x01600000 0x00400000>;
  213. };
  214. partition@1a00000 {
  215. label = "user";
  216. reg = <0x01a00000 0x02560000>;
  217. };
  218. partition@3f60000 {
  219. label = "env";
  220. reg = <0x03f60000 0x00040000>;
  221. };
  222. partition@3fa0000 {
  223. label = "u-boot";
  224. reg = <0x03fa0000 0x00060000>;
  225. };
  226. };
  227. cpld@2,0 {
  228. compatible = "amcc,ppc460ex-bcsr";
  229. reg = <2 0x0 0x9>;
  230. };
  231. ndfc@3,0 {
  232. compatible = "ibm,ndfc";
  233. reg = <0x00000003 0x00000000 0x00002000>;
  234. ccr = <0x00001000>;
  235. bank-settings = <0x80002222>;
  236. #address-cells = <1>;
  237. #size-cells = <1>;
  238. nand {
  239. #address-cells = <1>;
  240. #size-cells = <1>;
  241. partition@0 {
  242. label = "u-boot";
  243. reg = <0x00000000 0x00100000>;
  244. };
  245. partition@100000 {
  246. label = "user";
  247. reg = <0x00000000 0x03f00000>;
  248. };
  249. };
  250. };
  251. };
  252. UART0: serial@ef600300 {
  253. device_type = "serial";
  254. compatible = "ns16550";
  255. reg = <0xef600300 0x00000008>;
  256. virtual-reg = <0xef600300>;
  257. clock-frequency = <0>; /* Filled in by U-Boot */
  258. current-speed = <0>; /* Filled in by U-Boot */
  259. interrupt-parent = <&UIC1>;
  260. interrupts = <0x1 0x4>;
  261. };
  262. UART1: serial@ef600400 {
  263. device_type = "serial";
  264. compatible = "ns16550";
  265. reg = <0xef600400 0x00000008>;
  266. virtual-reg = <0xef600400>;
  267. clock-frequency = <0>; /* Filled in by U-Boot */
  268. current-speed = <0>; /* Filled in by U-Boot */
  269. interrupt-parent = <&UIC0>;
  270. interrupts = <0x1 0x4>;
  271. };
  272. IIC0: i2c@ef600700 {
  273. compatible = "ibm,iic-460ex", "ibm,iic";
  274. reg = <0xef600700 0x00000014>;
  275. interrupt-parent = <&UIC0>;
  276. interrupts = <0x2 0x4>;
  277. #address-cells = <1>;
  278. #size-cells = <0>;
  279. rtc@68 {
  280. compatible = "stm,m41t80";
  281. reg = <0x68>;
  282. interrupt-parent = <&UIC2>;
  283. interrupts = <0x19 0x8>;
  284. };
  285. sttm@48 {
  286. compatible = "ad,ad7414";
  287. reg = <0x48>;
  288. interrupt-parent = <&UIC1>;
  289. interrupts = <0x14 0x8>;
  290. };
  291. };
  292. IIC1: i2c@ef600800 {
  293. compatible = "ibm,iic-460ex", "ibm,iic";
  294. reg = <0xef600800 0x00000014>;
  295. interrupt-parent = <&UIC0>;
  296. interrupts = <0x3 0x4>;
  297. };
  298. GPIO0: gpio@ef600b00 {
  299. compatible = "ibm,ppc4xx-gpio";
  300. reg = <0xef600b00 0x00000048>;
  301. gpio-controller;
  302. };
  303. ZMII0: emac-zmii@ef600d00 {
  304. compatible = "ibm,zmii-460ex", "ibm,zmii";
  305. reg = <0xef600d00 0x0000000c>;
  306. };
  307. RGMII0: emac-rgmii@ef601500 {
  308. compatible = "ibm,rgmii-460ex", "ibm,rgmii";
  309. reg = <0xef601500 0x00000008>;
  310. has-mdio;
  311. };
  312. TAH0: emac-tah@ef601350 {
  313. compatible = "ibm,tah-460ex", "ibm,tah";
  314. reg = <0xef601350 0x00000030>;
  315. };
  316. TAH1: emac-tah@ef601450 {
  317. compatible = "ibm,tah-460ex", "ibm,tah";
  318. reg = <0xef601450 0x00000030>;
  319. };
  320. EMAC0: ethernet@ef600e00 {
  321. device_type = "network";
  322. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  323. interrupt-parent = <&EMAC0>;
  324. interrupts = <0x0 0x1>;
  325. #interrupt-cells = <1>;
  326. #address-cells = <0>;
  327. #size-cells = <0>;
  328. interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
  329. /*Wake*/ 0x1 &UIC2 0x14 0x4>;
  330. reg = <0xef600e00 0x000000c4>;
  331. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  332. mal-device = <&MAL0>;
  333. mal-tx-channel = <0>;
  334. mal-rx-channel = <0>;
  335. cell-index = <0>;
  336. max-frame-size = <9000>;
  337. rx-fifo-size = <4096>;
  338. tx-fifo-size = <2048>;
  339. rx-fifo-size-gige = <16384>;
  340. phy-mode = "rgmii";
  341. phy-map = <0x00000000>;
  342. rgmii-device = <&RGMII0>;
  343. rgmii-channel = <0>;
  344. tah-device = <&TAH0>;
  345. tah-channel = <0>;
  346. has-inverted-stacr-oc;
  347. has-new-stacr-staopc;
  348. };
  349. EMAC1: ethernet@ef600f00 {
  350. device_type = "network";
  351. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  352. interrupt-parent = <&EMAC1>;
  353. interrupts = <0x0 0x1>;
  354. #interrupt-cells = <1>;
  355. #address-cells = <0>;
  356. #size-cells = <0>;
  357. interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
  358. /*Wake*/ 0x1 &UIC2 0x15 0x4>;
  359. reg = <0xef600f00 0x000000c4>;
  360. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  361. mal-device = <&MAL0>;
  362. mal-tx-channel = <1>;
  363. mal-rx-channel = <8>;
  364. cell-index = <1>;
  365. max-frame-size = <9000>;
  366. rx-fifo-size = <4096>;
  367. tx-fifo-size = <2048>;
  368. rx-fifo-size-gige = <16384>;
  369. phy-mode = "rgmii";
  370. phy-map = <0x00000000>;
  371. rgmii-device = <&RGMII0>;
  372. rgmii-channel = <1>;
  373. tah-device = <&TAH1>;
  374. tah-channel = <1>;
  375. has-inverted-stacr-oc;
  376. has-new-stacr-staopc;
  377. mdio-device = <&EMAC0>;
  378. };
  379. };
  380. PCIX0: pci@c0ec00000 {
  381. device_type = "pci";
  382. #interrupt-cells = <1>;
  383. #size-cells = <2>;
  384. #address-cells = <3>;
  385. compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
  386. primary;
  387. large-inbound-windows;
  388. enable-msi-hole;
  389. reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
  390. 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
  391. 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
  392. 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
  393. 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
  394. /* Outbound ranges, one memory and one IO,
  395. * later cannot be changed
  396. */
  397. ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
  398. 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
  399. 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
  400. /* Inbound 2GB range starting at 0 */
  401. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  402. /* This drives busses 0 to 0x3f */
  403. bus-range = <0x0 0x3f>;
  404. /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
  405. interrupt-map-mask = <0x0 0x0 0x0 0x0>;
  406. interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
  407. };
  408. PCIE0: pciex@d00000000 {
  409. device_type = "pci";
  410. #interrupt-cells = <1>;
  411. #size-cells = <2>;
  412. #address-cells = <3>;
  413. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  414. primary;
  415. port = <0x0>; /* port number */
  416. reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
  417. 0x0000000c 0x08010000 0x00001000>; /* Registers */
  418. dcr-reg = <0x100 0x020>;
  419. sdr-base = <0x300>;
  420. /* Outbound ranges, one memory and one IO,
  421. * later cannot be changed
  422. */
  423. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
  424. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
  425. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
  426. /* Inbound 2GB range starting at 0 */
  427. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  428. /* This drives busses 40 to 0x7f */
  429. bus-range = <0x40 0x7f>;
  430. /* Legacy interrupts (note the weird polarity, the bridge seems
  431. * to invert PCIe legacy interrupts).
  432. * We are de-swizzling here because the numbers are actually for
  433. * port of the root complex virtual P2P bridge. But I want
  434. * to avoid putting a node for it in the tree, so the numbers
  435. * below are basically de-swizzled numbers.
  436. * The real slot is on idsel 0, so the swizzling is 1:1
  437. */
  438. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  439. interrupt-map = <
  440. 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
  441. 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
  442. 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
  443. 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
  444. };
  445. PCIE1: pciex@d20000000 {
  446. device_type = "pci";
  447. #interrupt-cells = <1>;
  448. #size-cells = <2>;
  449. #address-cells = <3>;
  450. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  451. primary;
  452. port = <0x1>; /* port number */
  453. reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
  454. 0x0000000c 0x08011000 0x00001000>; /* Registers */
  455. dcr-reg = <0x120 0x020>;
  456. sdr-base = <0x340>;
  457. /* Outbound ranges, one memory and one IO,
  458. * later cannot be changed
  459. */
  460. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
  461. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
  462. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
  463. /* Inbound 2GB range starting at 0 */
  464. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  465. /* This drives busses 80 to 0xbf */
  466. bus-range = <0x80 0xbf>;
  467. /* Legacy interrupts (note the weird polarity, the bridge seems
  468. * to invert PCIe legacy interrupts).
  469. * We are de-swizzling here because the numbers are actually for
  470. * port of the root complex virtual P2P bridge. But I want
  471. * to avoid putting a node for it in the tree, so the numbers
  472. * below are basically de-swizzled numbers.
  473. * The real slot is on idsel 0, so the swizzling is 1:1
  474. */
  475. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  476. interrupt-map = <
  477. 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
  478. 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
  479. 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
  480. 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
  481. };
  482. MSI: ppc4xx-msi@C10000000 {
  483. compatible = "amcc,ppc4xx-msi", "ppc4xx-msi";
  484. reg = < 0xC 0x10000000 0x100>;
  485. sdr-base = <0x36C>;
  486. msi-data = <0x00000000>;
  487. msi-mask = <0x44440000>;
  488. interrupt-count = <3>;
  489. interrupts = <0 1 2 3>;
  490. interrupt-parent = <&UIC3>;
  491. #interrupt-cells = <1>;
  492. #address-cells = <0>;
  493. #size-cells = <0>;
  494. interrupt-map = <0 &UIC3 0x18 1
  495. 1 &UIC3 0x19 1
  496. 2 &UIC3 0x1A 1
  497. 3 &UIC3 0x1B 1>;
  498. };
  499. };
  500. };