cpm2.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148
  1. /*
  2. * Communication Processor Module v2.
  3. *
  4. * This file contains structures and information for the communication
  5. * processor channels found in the dual port RAM or parameter RAM.
  6. * All CPM control and status is available through the CPM2 internal
  7. * memory map. See immap_cpm2.h for details.
  8. */
  9. #ifdef __KERNEL__
  10. #ifndef __CPM2__
  11. #define __CPM2__
  12. #include <asm/immap_cpm2.h>
  13. #include <asm/cpm.h>
  14. #include <sysdev/fsl_soc.h>
  15. /* CPM Command register.
  16. */
  17. #define CPM_CR_RST ((uint)0x80000000)
  18. #define CPM_CR_PAGE ((uint)0x7c000000)
  19. #define CPM_CR_SBLOCK ((uint)0x03e00000)
  20. #define CPM_CR_FLG ((uint)0x00010000)
  21. #define CPM_CR_MCN ((uint)0x00003fc0)
  22. #define CPM_CR_OPCODE ((uint)0x0000000f)
  23. /* Device sub-block and page codes.
  24. */
  25. #define CPM_CR_SCC1_SBLOCK (0x04)
  26. #define CPM_CR_SCC2_SBLOCK (0x05)
  27. #define CPM_CR_SCC3_SBLOCK (0x06)
  28. #define CPM_CR_SCC4_SBLOCK (0x07)
  29. #define CPM_CR_SMC1_SBLOCK (0x08)
  30. #define CPM_CR_SMC2_SBLOCK (0x09)
  31. #define CPM_CR_SPI_SBLOCK (0x0a)
  32. #define CPM_CR_I2C_SBLOCK (0x0b)
  33. #define CPM_CR_TIMER_SBLOCK (0x0f)
  34. #define CPM_CR_RAND_SBLOCK (0x0e)
  35. #define CPM_CR_FCC1_SBLOCK (0x10)
  36. #define CPM_CR_FCC2_SBLOCK (0x11)
  37. #define CPM_CR_FCC3_SBLOCK (0x12)
  38. #define CPM_CR_IDMA1_SBLOCK (0x14)
  39. #define CPM_CR_IDMA2_SBLOCK (0x15)
  40. #define CPM_CR_IDMA3_SBLOCK (0x16)
  41. #define CPM_CR_IDMA4_SBLOCK (0x17)
  42. #define CPM_CR_MCC1_SBLOCK (0x1c)
  43. #define CPM_CR_FCC_SBLOCK(x) (x + 0x10)
  44. #define CPM_CR_SCC1_PAGE (0x00)
  45. #define CPM_CR_SCC2_PAGE (0x01)
  46. #define CPM_CR_SCC3_PAGE (0x02)
  47. #define CPM_CR_SCC4_PAGE (0x03)
  48. #define CPM_CR_SMC1_PAGE (0x07)
  49. #define CPM_CR_SMC2_PAGE (0x08)
  50. #define CPM_CR_SPI_PAGE (0x09)
  51. #define CPM_CR_I2C_PAGE (0x0a)
  52. #define CPM_CR_TIMER_PAGE (0x0a)
  53. #define CPM_CR_RAND_PAGE (0x0a)
  54. #define CPM_CR_FCC1_PAGE (0x04)
  55. #define CPM_CR_FCC2_PAGE (0x05)
  56. #define CPM_CR_FCC3_PAGE (0x06)
  57. #define CPM_CR_IDMA1_PAGE (0x07)
  58. #define CPM_CR_IDMA2_PAGE (0x08)
  59. #define CPM_CR_IDMA3_PAGE (0x09)
  60. #define CPM_CR_IDMA4_PAGE (0x0a)
  61. #define CPM_CR_MCC1_PAGE (0x07)
  62. #define CPM_CR_MCC2_PAGE (0x08)
  63. #define CPM_CR_FCC_PAGE(x) (x + 0x04)
  64. /* CPM2-specific opcodes (see cpm.h for common opcodes)
  65. */
  66. #define CPM_CR_START_IDMA ((ushort)0x0009)
  67. #define mk_cr_cmd(PG, SBC, MCN, OP) \
  68. ((PG << 26) | (SBC << 21) | (MCN << 6) | OP)
  69. /* The number of pages of host memory we allocate for CPM. This is
  70. * done early in kernel initialization to get physically contiguous
  71. * pages.
  72. */
  73. #define NUM_CPM_HOST_PAGES 2
  74. /* Export the base address of the communication processor registers
  75. * and dual port ram.
  76. */
  77. extern cpm_cpm2_t __iomem *cpmp; /* Pointer to comm processor */
  78. #define cpm_dpalloc cpm_muram_alloc
  79. #define cpm_dpfree cpm_muram_free
  80. #define cpm_dpram_addr cpm_muram_addr
  81. extern void cpm2_reset(void);
  82. /* Baud rate generators.
  83. */
  84. #define CPM_BRG_RST ((uint)0x00020000)
  85. #define CPM_BRG_EN ((uint)0x00010000)
  86. #define CPM_BRG_EXTC_INT ((uint)0x00000000)
  87. #define CPM_BRG_EXTC_CLK3_9 ((uint)0x00004000)
  88. #define CPM_BRG_EXTC_CLK5_15 ((uint)0x00008000)
  89. #define CPM_BRG_ATB ((uint)0x00002000)
  90. #define CPM_BRG_CD_MASK ((uint)0x00001ffe)
  91. #define CPM_BRG_DIV16 ((uint)0x00000001)
  92. #define CPM2_BRG_INT_CLK (get_brgfreq())
  93. #define CPM2_BRG_UART_CLK (CPM2_BRG_INT_CLK/16)
  94. extern void __cpm2_setbrg(uint brg, uint rate, uint clk, int div16, int src);
  95. /* This function is used by UARTS, or anything else that uses a 16x
  96. * oversampled clock.
  97. */
  98. static inline void cpm_setbrg(uint brg, uint rate)
  99. {
  100. __cpm2_setbrg(brg, rate, CPM2_BRG_UART_CLK, 0, CPM_BRG_EXTC_INT);
  101. }
  102. /* This function is used to set high speed synchronous baud rate
  103. * clocks.
  104. */
  105. static inline void cpm2_fastbrg(uint brg, uint rate, int div16)
  106. {
  107. __cpm2_setbrg(brg, rate, CPM2_BRG_INT_CLK, div16, CPM_BRG_EXTC_INT);
  108. }
  109. /* Parameter RAM offsets from the base.
  110. */
  111. #define PROFF_SCC1 ((uint)0x8000)
  112. #define PROFF_SCC2 ((uint)0x8100)
  113. #define PROFF_SCC3 ((uint)0x8200)
  114. #define PROFF_SCC4 ((uint)0x8300)
  115. #define PROFF_FCC1 ((uint)0x8400)
  116. #define PROFF_FCC2 ((uint)0x8500)
  117. #define PROFF_FCC3 ((uint)0x8600)
  118. #define PROFF_MCC1 ((uint)0x8700)
  119. #define PROFF_SMC1_BASE ((uint)0x87fc)
  120. #define PROFF_IDMA1_BASE ((uint)0x87fe)
  121. #define PROFF_MCC2 ((uint)0x8800)
  122. #define PROFF_SMC2_BASE ((uint)0x88fc)
  123. #define PROFF_IDMA2_BASE ((uint)0x88fe)
  124. #define PROFF_SPI_BASE ((uint)0x89fc)
  125. #define PROFF_IDMA3_BASE ((uint)0x89fe)
  126. #define PROFF_TIMERS ((uint)0x8ae0)
  127. #define PROFF_REVNUM ((uint)0x8af0)
  128. #define PROFF_RAND ((uint)0x8af8)
  129. #define PROFF_I2C_BASE ((uint)0x8afc)
  130. #define PROFF_IDMA4_BASE ((uint)0x8afe)
  131. #define PROFF_SCC_SIZE ((uint)0x100)
  132. #define PROFF_FCC_SIZE ((uint)0x100)
  133. #define PROFF_SMC_SIZE ((uint)64)
  134. /* The SMCs are relocated to any of the first eight DPRAM pages.
  135. * We will fix these at the first locations of DPRAM, until we
  136. * get some microcode patches :-).
  137. * The parameter ram space for the SMCs is fifty-some bytes, and
  138. * they are required to start on a 64 byte boundary.
  139. */
  140. #define PROFF_SMC1 (0)
  141. #define PROFF_SMC2 (64)
  142. /* Define enough so I can at least use the serial port as a UART.
  143. */
  144. typedef struct smc_uart {
  145. ushort smc_rbase; /* Rx Buffer descriptor base address */
  146. ushort smc_tbase; /* Tx Buffer descriptor base address */
  147. u_char smc_rfcr; /* Rx function code */
  148. u_char smc_tfcr; /* Tx function code */
  149. ushort smc_mrblr; /* Max receive buffer length */
  150. uint smc_rstate; /* Internal */
  151. uint smc_idp; /* Internal */
  152. ushort smc_rbptr; /* Internal */
  153. ushort smc_ibc; /* Internal */
  154. uint smc_rxtmp; /* Internal */
  155. uint smc_tstate; /* Internal */
  156. uint smc_tdp; /* Internal */
  157. ushort smc_tbptr; /* Internal */
  158. ushort smc_tbc; /* Internal */
  159. uint smc_txtmp; /* Internal */
  160. ushort smc_maxidl; /* Maximum idle characters */
  161. ushort smc_tmpidl; /* Temporary idle counter */
  162. ushort smc_brklen; /* Last received break length */
  163. ushort smc_brkec; /* rcv'd break condition counter */
  164. ushort smc_brkcr; /* xmt break count register */
  165. ushort smc_rmask; /* Temporary bit mask */
  166. uint smc_stmp; /* SDMA Temp */
  167. } smc_uart_t;
  168. /* SMC uart mode register (Internal memory map).
  169. */
  170. #define SMCMR_REN ((ushort)0x0001)
  171. #define SMCMR_TEN ((ushort)0x0002)
  172. #define SMCMR_DM ((ushort)0x000c)
  173. #define SMCMR_SM_GCI ((ushort)0x0000)
  174. #define SMCMR_SM_UART ((ushort)0x0020)
  175. #define SMCMR_SM_TRANS ((ushort)0x0030)
  176. #define SMCMR_SM_MASK ((ushort)0x0030)
  177. #define SMCMR_PM_EVEN ((ushort)0x0100) /* Even parity, else odd */
  178. #define SMCMR_REVD SMCMR_PM_EVEN
  179. #define SMCMR_PEN ((ushort)0x0200) /* Parity enable */
  180. #define SMCMR_BS SMCMR_PEN
  181. #define SMCMR_SL ((ushort)0x0400) /* Two stops, else one */
  182. #define SMCR_CLEN_MASK ((ushort)0x7800) /* Character length */
  183. #define smcr_mk_clen(C) (((C) << 11) & SMCR_CLEN_MASK)
  184. /* SMC Event and Mask register.
  185. */
  186. #define SMCM_BRKE ((unsigned char)0x40) /* When in UART Mode */
  187. #define SMCM_BRK ((unsigned char)0x10) /* When in UART Mode */
  188. #define SMCM_TXE ((unsigned char)0x10)
  189. #define SMCM_BSY ((unsigned char)0x04)
  190. #define SMCM_TX ((unsigned char)0x02)
  191. #define SMCM_RX ((unsigned char)0x01)
  192. /* SCCs.
  193. */
  194. #define SCC_GSMRH_IRP ((uint)0x00040000)
  195. #define SCC_GSMRH_GDE ((uint)0x00010000)
  196. #define SCC_GSMRH_TCRC_CCITT ((uint)0x00008000)
  197. #define SCC_GSMRH_TCRC_BISYNC ((uint)0x00004000)
  198. #define SCC_GSMRH_TCRC_HDLC ((uint)0x00000000)
  199. #define SCC_GSMRH_REVD ((uint)0x00002000)
  200. #define SCC_GSMRH_TRX ((uint)0x00001000)
  201. #define SCC_GSMRH_TTX ((uint)0x00000800)
  202. #define SCC_GSMRH_CDP ((uint)0x00000400)
  203. #define SCC_GSMRH_CTSP ((uint)0x00000200)
  204. #define SCC_GSMRH_CDS ((uint)0x00000100)
  205. #define SCC_GSMRH_CTSS ((uint)0x00000080)
  206. #define SCC_GSMRH_TFL ((uint)0x00000040)
  207. #define SCC_GSMRH_RFW ((uint)0x00000020)
  208. #define SCC_GSMRH_TXSY ((uint)0x00000010)
  209. #define SCC_GSMRH_SYNL16 ((uint)0x0000000c)
  210. #define SCC_GSMRH_SYNL8 ((uint)0x00000008)
  211. #define SCC_GSMRH_SYNL4 ((uint)0x00000004)
  212. #define SCC_GSMRH_RTSM ((uint)0x00000002)
  213. #define SCC_GSMRH_RSYN ((uint)0x00000001)
  214. #define SCC_GSMRL_SIR ((uint)0x80000000) /* SCC2 only */
  215. #define SCC_GSMRL_EDGE_NONE ((uint)0x60000000)
  216. #define SCC_GSMRL_EDGE_NEG ((uint)0x40000000)
  217. #define SCC_GSMRL_EDGE_POS ((uint)0x20000000)
  218. #define SCC_GSMRL_EDGE_BOTH ((uint)0x00000000)
  219. #define SCC_GSMRL_TCI ((uint)0x10000000)
  220. #define SCC_GSMRL_TSNC_3 ((uint)0x0c000000)
  221. #define SCC_GSMRL_TSNC_4 ((uint)0x08000000)
  222. #define SCC_GSMRL_TSNC_14 ((uint)0x04000000)
  223. #define SCC_GSMRL_TSNC_INF ((uint)0x00000000)
  224. #define SCC_GSMRL_RINV ((uint)0x02000000)
  225. #define SCC_GSMRL_TINV ((uint)0x01000000)
  226. #define SCC_GSMRL_TPL_128 ((uint)0x00c00000)
  227. #define SCC_GSMRL_TPL_64 ((uint)0x00a00000)
  228. #define SCC_GSMRL_TPL_48 ((uint)0x00800000)
  229. #define SCC_GSMRL_TPL_32 ((uint)0x00600000)
  230. #define SCC_GSMRL_TPL_16 ((uint)0x00400000)
  231. #define SCC_GSMRL_TPL_8 ((uint)0x00200000)
  232. #define SCC_GSMRL_TPL_NONE ((uint)0x00000000)
  233. #define SCC_GSMRL_TPP_ALL1 ((uint)0x00180000)
  234. #define SCC_GSMRL_TPP_01 ((uint)0x00100000)
  235. #define SCC_GSMRL_TPP_10 ((uint)0x00080000)
  236. #define SCC_GSMRL_TPP_ZEROS ((uint)0x00000000)
  237. #define SCC_GSMRL_TEND ((uint)0x00040000)
  238. #define SCC_GSMRL_TDCR_32 ((uint)0x00030000)
  239. #define SCC_GSMRL_TDCR_16 ((uint)0x00020000)
  240. #define SCC_GSMRL_TDCR_8 ((uint)0x00010000)
  241. #define SCC_GSMRL_TDCR_1 ((uint)0x00000000)
  242. #define SCC_GSMRL_RDCR_32 ((uint)0x0000c000)
  243. #define SCC_GSMRL_RDCR_16 ((uint)0x00008000)
  244. #define SCC_GSMRL_RDCR_8 ((uint)0x00004000)
  245. #define SCC_GSMRL_RDCR_1 ((uint)0x00000000)
  246. #define SCC_GSMRL_RENC_DFMAN ((uint)0x00003000)
  247. #define SCC_GSMRL_RENC_MANCH ((uint)0x00002000)
  248. #define SCC_GSMRL_RENC_FM0 ((uint)0x00001000)
  249. #define SCC_GSMRL_RENC_NRZI ((uint)0x00000800)
  250. #define SCC_GSMRL_RENC_NRZ ((uint)0x00000000)
  251. #define SCC_GSMRL_TENC_DFMAN ((uint)0x00000600)
  252. #define SCC_GSMRL_TENC_MANCH ((uint)0x00000400)
  253. #define SCC_GSMRL_TENC_FM0 ((uint)0x00000200)
  254. #define SCC_GSMRL_TENC_NRZI ((uint)0x00000100)
  255. #define SCC_GSMRL_TENC_NRZ ((uint)0x00000000)
  256. #define SCC_GSMRL_DIAG_LE ((uint)0x000000c0) /* Loop and echo */
  257. #define SCC_GSMRL_DIAG_ECHO ((uint)0x00000080)
  258. #define SCC_GSMRL_DIAG_LOOP ((uint)0x00000040)
  259. #define SCC_GSMRL_DIAG_NORM ((uint)0x00000000)
  260. #define SCC_GSMRL_ENR ((uint)0x00000020)
  261. #define SCC_GSMRL_ENT ((uint)0x00000010)
  262. #define SCC_GSMRL_MODE_ENET ((uint)0x0000000c)
  263. #define SCC_GSMRL_MODE_DDCMP ((uint)0x00000009)
  264. #define SCC_GSMRL_MODE_BISYNC ((uint)0x00000008)
  265. #define SCC_GSMRL_MODE_V14 ((uint)0x00000007)
  266. #define SCC_GSMRL_MODE_AHDLC ((uint)0x00000006)
  267. #define SCC_GSMRL_MODE_PROFIBUS ((uint)0x00000005)
  268. #define SCC_GSMRL_MODE_UART ((uint)0x00000004)
  269. #define SCC_GSMRL_MODE_SS7 ((uint)0x00000003)
  270. #define SCC_GSMRL_MODE_ATALK ((uint)0x00000002)
  271. #define SCC_GSMRL_MODE_HDLC ((uint)0x00000000)
  272. #define SCC_TODR_TOD ((ushort)0x8000)
  273. /* SCC Event and Mask register.
  274. */
  275. #define SCCM_TXE ((unsigned char)0x10)
  276. #define SCCM_BSY ((unsigned char)0x04)
  277. #define SCCM_TX ((unsigned char)0x02)
  278. #define SCCM_RX ((unsigned char)0x01)
  279. typedef struct scc_param {
  280. ushort scc_rbase; /* Rx Buffer descriptor base address */
  281. ushort scc_tbase; /* Tx Buffer descriptor base address */
  282. u_char scc_rfcr; /* Rx function code */
  283. u_char scc_tfcr; /* Tx function code */
  284. ushort scc_mrblr; /* Max receive buffer length */
  285. uint scc_rstate; /* Internal */
  286. uint scc_idp; /* Internal */
  287. ushort scc_rbptr; /* Internal */
  288. ushort scc_ibc; /* Internal */
  289. uint scc_rxtmp; /* Internal */
  290. uint scc_tstate; /* Internal */
  291. uint scc_tdp; /* Internal */
  292. ushort scc_tbptr; /* Internal */
  293. ushort scc_tbc; /* Internal */
  294. uint scc_txtmp; /* Internal */
  295. uint scc_rcrc; /* Internal */
  296. uint scc_tcrc; /* Internal */
  297. } sccp_t;
  298. /* Function code bits.
  299. */
  300. #define SCC_EB ((u_char) 0x10) /* Set big endian byte order */
  301. #define SCC_GBL ((u_char) 0x20) /* Snooping enabled */
  302. /* CPM Ethernet through SCC1.
  303. */
  304. typedef struct scc_enet {
  305. sccp_t sen_genscc;
  306. uint sen_cpres; /* Preset CRC */
  307. uint sen_cmask; /* Constant mask for CRC */
  308. uint sen_crcec; /* CRC Error counter */
  309. uint sen_alec; /* alignment error counter */
  310. uint sen_disfc; /* discard frame counter */
  311. ushort sen_pads; /* Tx short frame pad character */
  312. ushort sen_retlim; /* Retry limit threshold */
  313. ushort sen_retcnt; /* Retry limit counter */
  314. ushort sen_maxflr; /* maximum frame length register */
  315. ushort sen_minflr; /* minimum frame length register */
  316. ushort sen_maxd1; /* maximum DMA1 length */
  317. ushort sen_maxd2; /* maximum DMA2 length */
  318. ushort sen_maxd; /* Rx max DMA */
  319. ushort sen_dmacnt; /* Rx DMA counter */
  320. ushort sen_maxb; /* Max BD byte count */
  321. ushort sen_gaddr1; /* Group address filter */
  322. ushort sen_gaddr2;
  323. ushort sen_gaddr3;
  324. ushort sen_gaddr4;
  325. uint sen_tbuf0data0; /* Save area 0 - current frame */
  326. uint sen_tbuf0data1; /* Save area 1 - current frame */
  327. uint sen_tbuf0rba; /* Internal */
  328. uint sen_tbuf0crc; /* Internal */
  329. ushort sen_tbuf0bcnt; /* Internal */
  330. ushort sen_paddrh; /* physical address (MSB) */
  331. ushort sen_paddrm;
  332. ushort sen_paddrl; /* physical address (LSB) */
  333. ushort sen_pper; /* persistence */
  334. ushort sen_rfbdptr; /* Rx first BD pointer */
  335. ushort sen_tfbdptr; /* Tx first BD pointer */
  336. ushort sen_tlbdptr; /* Tx last BD pointer */
  337. uint sen_tbuf1data0; /* Save area 0 - current frame */
  338. uint sen_tbuf1data1; /* Save area 1 - current frame */
  339. uint sen_tbuf1rba; /* Internal */
  340. uint sen_tbuf1crc; /* Internal */
  341. ushort sen_tbuf1bcnt; /* Internal */
  342. ushort sen_txlen; /* Tx Frame length counter */
  343. ushort sen_iaddr1; /* Individual address filter */
  344. ushort sen_iaddr2;
  345. ushort sen_iaddr3;
  346. ushort sen_iaddr4;
  347. ushort sen_boffcnt; /* Backoff counter */
  348. /* NOTE: Some versions of the manual have the following items
  349. * incorrectly documented. Below is the proper order.
  350. */
  351. ushort sen_taddrh; /* temp address (MSB) */
  352. ushort sen_taddrm;
  353. ushort sen_taddrl; /* temp address (LSB) */
  354. } scc_enet_t;
  355. /* SCC Event register as used by Ethernet.
  356. */
  357. #define SCCE_ENET_GRA ((ushort)0x0080) /* Graceful stop complete */
  358. #define SCCE_ENET_TXE ((ushort)0x0010) /* Transmit Error */
  359. #define SCCE_ENET_RXF ((ushort)0x0008) /* Full frame received */
  360. #define SCCE_ENET_BSY ((ushort)0x0004) /* All incoming buffers full */
  361. #define SCCE_ENET_TXB ((ushort)0x0002) /* A buffer was transmitted */
  362. #define SCCE_ENET_RXB ((ushort)0x0001) /* A buffer was received */
  363. /* SCC Mode Register (PSMR) as used by Ethernet.
  364. */
  365. #define SCC_PSMR_HBC ((ushort)0x8000) /* Enable heartbeat */
  366. #define SCC_PSMR_FC ((ushort)0x4000) /* Force collision */
  367. #define SCC_PSMR_RSH ((ushort)0x2000) /* Receive short frames */
  368. #define SCC_PSMR_IAM ((ushort)0x1000) /* Check individual hash */
  369. #define SCC_PSMR_ENCRC ((ushort)0x0800) /* Ethernet CRC mode */
  370. #define SCC_PSMR_PRO ((ushort)0x0200) /* Promiscuous mode */
  371. #define SCC_PSMR_BRO ((ushort)0x0100) /* Catch broadcast pkts */
  372. #define SCC_PSMR_SBT ((ushort)0x0080) /* Special backoff timer */
  373. #define SCC_PSMR_LPB ((ushort)0x0040) /* Set Loopback mode */
  374. #define SCC_PSMR_SIP ((ushort)0x0020) /* Sample Input Pins */
  375. #define SCC_PSMR_LCW ((ushort)0x0010) /* Late collision window */
  376. #define SCC_PSMR_NIB22 ((ushort)0x000a) /* Start frame search */
  377. #define SCC_PSMR_FDE ((ushort)0x0001) /* Full duplex enable */
  378. /* SCC as UART
  379. */
  380. typedef struct scc_uart {
  381. sccp_t scc_genscc;
  382. uint scc_res1; /* Reserved */
  383. uint scc_res2; /* Reserved */
  384. ushort scc_maxidl; /* Maximum idle chars */
  385. ushort scc_idlc; /* temp idle counter */
  386. ushort scc_brkcr; /* Break count register */
  387. ushort scc_parec; /* receive parity error counter */
  388. ushort scc_frmec; /* receive framing error counter */
  389. ushort scc_nosec; /* receive noise counter */
  390. ushort scc_brkec; /* receive break condition counter */
  391. ushort scc_brkln; /* last received break length */
  392. ushort scc_uaddr1; /* UART address character 1 */
  393. ushort scc_uaddr2; /* UART address character 2 */
  394. ushort scc_rtemp; /* Temp storage */
  395. ushort scc_toseq; /* Transmit out of sequence char */
  396. ushort scc_char1; /* control character 1 */
  397. ushort scc_char2; /* control character 2 */
  398. ushort scc_char3; /* control character 3 */
  399. ushort scc_char4; /* control character 4 */
  400. ushort scc_char5; /* control character 5 */
  401. ushort scc_char6; /* control character 6 */
  402. ushort scc_char7; /* control character 7 */
  403. ushort scc_char8; /* control character 8 */
  404. ushort scc_rccm; /* receive control character mask */
  405. ushort scc_rccr; /* receive control character register */
  406. ushort scc_rlbc; /* receive last break character */
  407. } scc_uart_t;
  408. /* SCC Event and Mask registers when it is used as a UART.
  409. */
  410. #define UART_SCCM_GLR ((ushort)0x1000)
  411. #define UART_SCCM_GLT ((ushort)0x0800)
  412. #define UART_SCCM_AB ((ushort)0x0200)
  413. #define UART_SCCM_IDL ((ushort)0x0100)
  414. #define UART_SCCM_GRA ((ushort)0x0080)
  415. #define UART_SCCM_BRKE ((ushort)0x0040)
  416. #define UART_SCCM_BRKS ((ushort)0x0020)
  417. #define UART_SCCM_CCR ((ushort)0x0008)
  418. #define UART_SCCM_BSY ((ushort)0x0004)
  419. #define UART_SCCM_TX ((ushort)0x0002)
  420. #define UART_SCCM_RX ((ushort)0x0001)
  421. /* The SCC PSMR when used as a UART.
  422. */
  423. #define SCU_PSMR_FLC ((ushort)0x8000)
  424. #define SCU_PSMR_SL ((ushort)0x4000)
  425. #define SCU_PSMR_CL ((ushort)0x3000)
  426. #define SCU_PSMR_UM ((ushort)0x0c00)
  427. #define SCU_PSMR_FRZ ((ushort)0x0200)
  428. #define SCU_PSMR_RZS ((ushort)0x0100)
  429. #define SCU_PSMR_SYN ((ushort)0x0080)
  430. #define SCU_PSMR_DRT ((ushort)0x0040)
  431. #define SCU_PSMR_PEN ((ushort)0x0010)
  432. #define SCU_PSMR_RPM ((ushort)0x000c)
  433. #define SCU_PSMR_REVP ((ushort)0x0008)
  434. #define SCU_PSMR_TPM ((ushort)0x0003)
  435. #define SCU_PSMR_TEVP ((ushort)0x0002)
  436. /* CPM Transparent mode SCC.
  437. */
  438. typedef struct scc_trans {
  439. sccp_t st_genscc;
  440. uint st_cpres; /* Preset CRC */
  441. uint st_cmask; /* Constant mask for CRC */
  442. } scc_trans_t;
  443. /* How about some FCCs.....
  444. */
  445. #define FCC_GFMR_DIAG_NORM ((uint)0x00000000)
  446. #define FCC_GFMR_DIAG_LE ((uint)0x40000000)
  447. #define FCC_GFMR_DIAG_AE ((uint)0x80000000)
  448. #define FCC_GFMR_DIAG_ALE ((uint)0xc0000000)
  449. #define FCC_GFMR_TCI ((uint)0x20000000)
  450. #define FCC_GFMR_TRX ((uint)0x10000000)
  451. #define FCC_GFMR_TTX ((uint)0x08000000)
  452. #define FCC_GFMR_CDP ((uint)0x04000000)
  453. #define FCC_GFMR_CTSP ((uint)0x02000000)
  454. #define FCC_GFMR_CDS ((uint)0x01000000)
  455. #define FCC_GFMR_CTSS ((uint)0x00800000)
  456. #define FCC_GFMR_SYNL_NONE ((uint)0x00000000)
  457. #define FCC_GFMR_SYNL_AUTO ((uint)0x00004000)
  458. #define FCC_GFMR_SYNL_8 ((uint)0x00008000)
  459. #define FCC_GFMR_SYNL_16 ((uint)0x0000c000)
  460. #define FCC_GFMR_RTSM ((uint)0x00002000)
  461. #define FCC_GFMR_RENC_NRZ ((uint)0x00000000)
  462. #define FCC_GFMR_RENC_NRZI ((uint)0x00000800)
  463. #define FCC_GFMR_REVD ((uint)0x00000400)
  464. #define FCC_GFMR_TENC_NRZ ((uint)0x00000000)
  465. #define FCC_GFMR_TENC_NRZI ((uint)0x00000100)
  466. #define FCC_GFMR_TCRC_16 ((uint)0x00000000)
  467. #define FCC_GFMR_TCRC_32 ((uint)0x00000080)
  468. #define FCC_GFMR_ENR ((uint)0x00000020)
  469. #define FCC_GFMR_ENT ((uint)0x00000010)
  470. #define FCC_GFMR_MODE_ENET ((uint)0x0000000c)
  471. #define FCC_GFMR_MODE_ATM ((uint)0x0000000a)
  472. #define FCC_GFMR_MODE_HDLC ((uint)0x00000000)
  473. /* Generic FCC parameter ram.
  474. */
  475. typedef struct fcc_param {
  476. ushort fcc_riptr; /* Rx Internal temp pointer */
  477. ushort fcc_tiptr; /* Tx Internal temp pointer */
  478. ushort fcc_res1;
  479. ushort fcc_mrblr; /* Max receive buffer length, mod 32 bytes */
  480. uint fcc_rstate; /* Upper byte is Func code, must be set */
  481. uint fcc_rbase; /* Receive BD base */
  482. ushort fcc_rbdstat; /* RxBD status */
  483. ushort fcc_rbdlen; /* RxBD down counter */
  484. uint fcc_rdptr; /* RxBD internal data pointer */
  485. uint fcc_tstate; /* Upper byte is Func code, must be set */
  486. uint fcc_tbase; /* Transmit BD base */
  487. ushort fcc_tbdstat; /* TxBD status */
  488. ushort fcc_tbdlen; /* TxBD down counter */
  489. uint fcc_tdptr; /* TxBD internal data pointer */
  490. uint fcc_rbptr; /* Rx BD Internal buf pointer */
  491. uint fcc_tbptr; /* Tx BD Internal buf pointer */
  492. uint fcc_rcrc; /* Rx temp CRC */
  493. uint fcc_res2;
  494. uint fcc_tcrc; /* Tx temp CRC */
  495. } fccp_t;
  496. /* Ethernet controller through FCC.
  497. */
  498. typedef struct fcc_enet {
  499. fccp_t fen_genfcc;
  500. uint fen_statbuf; /* Internal status buffer */
  501. uint fen_camptr; /* CAM address */
  502. uint fen_cmask; /* Constant mask for CRC */
  503. uint fen_cpres; /* Preset CRC */
  504. uint fen_crcec; /* CRC Error counter */
  505. uint fen_alec; /* alignment error counter */
  506. uint fen_disfc; /* discard frame counter */
  507. ushort fen_retlim; /* Retry limit */
  508. ushort fen_retcnt; /* Retry counter */
  509. ushort fen_pper; /* Persistence */
  510. ushort fen_boffcnt; /* backoff counter */
  511. uint fen_gaddrh; /* Group address filter, high 32-bits */
  512. uint fen_gaddrl; /* Group address filter, low 32-bits */
  513. ushort fen_tfcstat; /* out of sequence TxBD */
  514. ushort fen_tfclen;
  515. uint fen_tfcptr;
  516. ushort fen_mflr; /* Maximum frame length (1518) */
  517. ushort fen_paddrh; /* MAC address */
  518. ushort fen_paddrm;
  519. ushort fen_paddrl;
  520. ushort fen_ibdcount; /* Internal BD counter */
  521. ushort fen_ibdstart; /* Internal BD start pointer */
  522. ushort fen_ibdend; /* Internal BD end pointer */
  523. ushort fen_txlen; /* Internal Tx frame length counter */
  524. uint fen_ibdbase[8]; /* Internal use */
  525. uint fen_iaddrh; /* Individual address filter */
  526. uint fen_iaddrl;
  527. ushort fen_minflr; /* Minimum frame length (64) */
  528. ushort fen_taddrh; /* Filter transfer MAC address */
  529. ushort fen_taddrm;
  530. ushort fen_taddrl;
  531. ushort fen_padptr; /* Pointer to pad byte buffer */
  532. ushort fen_cftype; /* control frame type */
  533. ushort fen_cfrange; /* control frame range */
  534. ushort fen_maxb; /* maximum BD count */
  535. ushort fen_maxd1; /* Max DMA1 length (1520) */
  536. ushort fen_maxd2; /* Max DMA2 length (1520) */
  537. ushort fen_maxd; /* internal max DMA count */
  538. ushort fen_dmacnt; /* internal DMA counter */
  539. uint fen_octc; /* Total octect counter */
  540. uint fen_colc; /* Total collision counter */
  541. uint fen_broc; /* Total broadcast packet counter */
  542. uint fen_mulc; /* Total multicast packet count */
  543. uint fen_uspc; /* Total packets < 64 bytes */
  544. uint fen_frgc; /* Total packets < 64 bytes with errors */
  545. uint fen_ospc; /* Total packets > 1518 */
  546. uint fen_jbrc; /* Total packets > 1518 with errors */
  547. uint fen_p64c; /* Total packets == 64 bytes */
  548. uint fen_p65c; /* Total packets 64 < bytes <= 127 */
  549. uint fen_p128c; /* Total packets 127 < bytes <= 255 */
  550. uint fen_p256c; /* Total packets 256 < bytes <= 511 */
  551. uint fen_p512c; /* Total packets 512 < bytes <= 1023 */
  552. uint fen_p1024c; /* Total packets 1024 < bytes <= 1518 */
  553. uint fen_cambuf; /* Internal CAM buffer poiner */
  554. ushort fen_rfthr; /* Received frames threshold */
  555. ushort fen_rfcnt; /* Received frames count */
  556. } fcc_enet_t;
  557. /* FCC Event/Mask register as used by Ethernet.
  558. */
  559. #define FCC_ENET_GRA ((ushort)0x0080) /* Graceful stop complete */
  560. #define FCC_ENET_RXC ((ushort)0x0040) /* Control Frame Received */
  561. #define FCC_ENET_TXC ((ushort)0x0020) /* Out of seq. Tx sent */
  562. #define FCC_ENET_TXE ((ushort)0x0010) /* Transmit Error */
  563. #define FCC_ENET_RXF ((ushort)0x0008) /* Full frame received */
  564. #define FCC_ENET_BSY ((ushort)0x0004) /* Busy. Rx Frame dropped */
  565. #define FCC_ENET_TXB ((ushort)0x0002) /* A buffer was transmitted */
  566. #define FCC_ENET_RXB ((ushort)0x0001) /* A buffer was received */
  567. /* FCC Mode Register (FPSMR) as used by Ethernet.
  568. */
  569. #define FCC_PSMR_HBC ((uint)0x80000000) /* Enable heartbeat */
  570. #define FCC_PSMR_FC ((uint)0x40000000) /* Force Collision */
  571. #define FCC_PSMR_SBT ((uint)0x20000000) /* Stop backoff timer */
  572. #define FCC_PSMR_LPB ((uint)0x10000000) /* Local protect. 1 = FDX */
  573. #define FCC_PSMR_LCW ((uint)0x08000000) /* Late collision select */
  574. #define FCC_PSMR_FDE ((uint)0x04000000) /* Full Duplex Enable */
  575. #define FCC_PSMR_MON ((uint)0x02000000) /* RMON Enable */
  576. #define FCC_PSMR_PRO ((uint)0x00400000) /* Promiscuous Enable */
  577. #define FCC_PSMR_FCE ((uint)0x00200000) /* Flow Control Enable */
  578. #define FCC_PSMR_RSH ((uint)0x00100000) /* Receive Short Frames */
  579. #define FCC_PSMR_CAM ((uint)0x00000400) /* CAM enable */
  580. #define FCC_PSMR_BRO ((uint)0x00000200) /* Broadcast pkt discard */
  581. #define FCC_PSMR_ENCRC ((uint)0x00000080) /* Use 32-bit CRC */
  582. /* IIC parameter RAM.
  583. */
  584. typedef struct iic {
  585. ushort iic_rbase; /* Rx Buffer descriptor base address */
  586. ushort iic_tbase; /* Tx Buffer descriptor base address */
  587. u_char iic_rfcr; /* Rx function code */
  588. u_char iic_tfcr; /* Tx function code */
  589. ushort iic_mrblr; /* Max receive buffer length */
  590. uint iic_rstate; /* Internal */
  591. uint iic_rdp; /* Internal */
  592. ushort iic_rbptr; /* Internal */
  593. ushort iic_rbc; /* Internal */
  594. uint iic_rxtmp; /* Internal */
  595. uint iic_tstate; /* Internal */
  596. uint iic_tdp; /* Internal */
  597. ushort iic_tbptr; /* Internal */
  598. ushort iic_tbc; /* Internal */
  599. uint iic_txtmp; /* Internal */
  600. } iic_t;
  601. /* IDMA parameter RAM
  602. */
  603. typedef struct idma {
  604. ushort ibase; /* IDMA buffer descriptor table base address */
  605. ushort dcm; /* DMA channel mode */
  606. ushort ibdptr; /* IDMA current buffer descriptor pointer */
  607. ushort dpr_buf; /* IDMA transfer buffer base address */
  608. ushort buf_inv; /* internal buffer inventory */
  609. ushort ss_max; /* steady-state maximum transfer size */
  610. ushort dpr_in_ptr; /* write pointer inside the internal buffer */
  611. ushort sts; /* source transfer size */
  612. ushort dpr_out_ptr; /* read pointer inside the internal buffer */
  613. ushort seob; /* source end of burst */
  614. ushort deob; /* destination end of burst */
  615. ushort dts; /* destination transfer size */
  616. ushort ret_add; /* return address when working in ERM=1 mode */
  617. ushort res0; /* reserved */
  618. uint bd_cnt; /* internal byte count */
  619. uint s_ptr; /* source internal data pointer */
  620. uint d_ptr; /* destination internal data pointer */
  621. uint istate; /* internal state */
  622. u_char res1[20]; /* pad to 64-byte length */
  623. } idma_t;
  624. /* DMA channel mode bit fields
  625. */
  626. #define IDMA_DCM_FB ((ushort)0x8000) /* fly-by mode */
  627. #define IDMA_DCM_LP ((ushort)0x4000) /* low priority */
  628. #define IDMA_DCM_TC2 ((ushort)0x0400) /* value driven on TC[2] */
  629. #define IDMA_DCM_DMA_WRAP_MASK ((ushort)0x01c0) /* mask for DMA wrap */
  630. #define IDMA_DCM_DMA_WRAP_64 ((ushort)0x0000) /* 64-byte DMA xfer buffer */
  631. #define IDMA_DCM_DMA_WRAP_128 ((ushort)0x0040) /* 128-byte DMA xfer buffer */
  632. #define IDMA_DCM_DMA_WRAP_256 ((ushort)0x0080) /* 256-byte DMA xfer buffer */
  633. #define IDMA_DCM_DMA_WRAP_512 ((ushort)0x00c0) /* 512-byte DMA xfer buffer */
  634. #define IDMA_DCM_DMA_WRAP_1024 ((ushort)0x0100) /* 1024-byte DMA xfer buffer */
  635. #define IDMA_DCM_DMA_WRAP_2048 ((ushort)0x0140) /* 2048-byte DMA xfer buffer */
  636. #define IDMA_DCM_SINC ((ushort)0x0020) /* source inc addr */
  637. #define IDMA_DCM_DINC ((ushort)0x0010) /* destination inc addr */
  638. #define IDMA_DCM_ERM ((ushort)0x0008) /* external request mode */
  639. #define IDMA_DCM_DT ((ushort)0x0004) /* DONE treatment */
  640. #define IDMA_DCM_SD_MASK ((ushort)0x0003) /* mask for SD bit field */
  641. #define IDMA_DCM_SD_MEM2MEM ((ushort)0x0000) /* memory-to-memory xfer */
  642. #define IDMA_DCM_SD_PER2MEM ((ushort)0x0002) /* peripheral-to-memory xfer */
  643. #define IDMA_DCM_SD_MEM2PER ((ushort)0x0001) /* memory-to-peripheral xfer */
  644. /* IDMA Buffer Descriptors
  645. */
  646. typedef struct idma_bd {
  647. uint flags;
  648. uint len; /* data length */
  649. uint src; /* source data buffer pointer */
  650. uint dst; /* destination data buffer pointer */
  651. } idma_bd_t;
  652. /* IDMA buffer descriptor flag bit fields
  653. */
  654. #define IDMA_BD_V ((uint)0x80000000) /* valid */
  655. #define IDMA_BD_W ((uint)0x20000000) /* wrap */
  656. #define IDMA_BD_I ((uint)0x10000000) /* interrupt */
  657. #define IDMA_BD_L ((uint)0x08000000) /* last */
  658. #define IDMA_BD_CM ((uint)0x02000000) /* continuous mode */
  659. #define IDMA_BD_SDN ((uint)0x00400000) /* source done */
  660. #define IDMA_BD_DDN ((uint)0x00200000) /* destination done */
  661. #define IDMA_BD_DGBL ((uint)0x00100000) /* destination global */
  662. #define IDMA_BD_DBO_LE ((uint)0x00040000) /* little-end dest byte order */
  663. #define IDMA_BD_DBO_BE ((uint)0x00080000) /* big-end dest byte order */
  664. #define IDMA_BD_DDTB ((uint)0x00010000) /* destination data bus */
  665. #define IDMA_BD_SGBL ((uint)0x00002000) /* source global */
  666. #define IDMA_BD_SBO_LE ((uint)0x00000800) /* little-end src byte order */
  667. #define IDMA_BD_SBO_BE ((uint)0x00001000) /* big-end src byte order */
  668. #define IDMA_BD_SDTB ((uint)0x00000200) /* source data bus */
  669. /* per-channel IDMA registers
  670. */
  671. typedef struct im_idma {
  672. u_char idsr; /* IDMAn event status register */
  673. u_char res0[3];
  674. u_char idmr; /* IDMAn event mask register */
  675. u_char res1[3];
  676. } im_idma_t;
  677. /* IDMA event register bit fields
  678. */
  679. #define IDMA_EVENT_SC ((unsigned char)0x08) /* stop completed */
  680. #define IDMA_EVENT_OB ((unsigned char)0x04) /* out of buffers */
  681. #define IDMA_EVENT_EDN ((unsigned char)0x02) /* external DONE asserted */
  682. #define IDMA_EVENT_BC ((unsigned char)0x01) /* buffer descriptor complete */
  683. /* RISC Controller Configuration Register (RCCR) bit fields
  684. */
  685. #define RCCR_TIME ((uint)0x80000000) /* timer enable */
  686. #define RCCR_TIMEP_MASK ((uint)0x3f000000) /* mask for timer period bit field */
  687. #define RCCR_DR0M ((uint)0x00800000) /* IDMA0 request mode */
  688. #define RCCR_DR1M ((uint)0x00400000) /* IDMA1 request mode */
  689. #define RCCR_DR2M ((uint)0x00000080) /* IDMA2 request mode */
  690. #define RCCR_DR3M ((uint)0x00000040) /* IDMA3 request mode */
  691. #define RCCR_DR0QP_MASK ((uint)0x00300000) /* mask for IDMA0 req priority */
  692. #define RCCR_DR0QP_HIGH ((uint)0x00000000) /* IDMA0 has high req priority */
  693. #define RCCR_DR0QP_MED ((uint)0x00100000) /* IDMA0 has medium req priority */
  694. #define RCCR_DR0QP_LOW ((uint)0x00200000) /* IDMA0 has low req priority */
  695. #define RCCR_DR1QP_MASK ((uint)0x00030000) /* mask for IDMA1 req priority */
  696. #define RCCR_DR1QP_HIGH ((uint)0x00000000) /* IDMA1 has high req priority */
  697. #define RCCR_DR1QP_MED ((uint)0x00010000) /* IDMA1 has medium req priority */
  698. #define RCCR_DR1QP_LOW ((uint)0x00020000) /* IDMA1 has low req priority */
  699. #define RCCR_DR2QP_MASK ((uint)0x00000030) /* mask for IDMA2 req priority */
  700. #define RCCR_DR2QP_HIGH ((uint)0x00000000) /* IDMA2 has high req priority */
  701. #define RCCR_DR2QP_MED ((uint)0x00000010) /* IDMA2 has medium req priority */
  702. #define RCCR_DR2QP_LOW ((uint)0x00000020) /* IDMA2 has low req priority */
  703. #define RCCR_DR3QP_MASK ((uint)0x00000003) /* mask for IDMA3 req priority */
  704. #define RCCR_DR3QP_HIGH ((uint)0x00000000) /* IDMA3 has high req priority */
  705. #define RCCR_DR3QP_MED ((uint)0x00000001) /* IDMA3 has medium req priority */
  706. #define RCCR_DR3QP_LOW ((uint)0x00000002) /* IDMA3 has low req priority */
  707. #define RCCR_EIE ((uint)0x00080000) /* external interrupt enable */
  708. #define RCCR_SCD ((uint)0x00040000) /* scheduler configuration */
  709. #define RCCR_ERAM_MASK ((uint)0x0000e000) /* mask for enable RAM microcode */
  710. #define RCCR_ERAM_0KB ((uint)0x00000000) /* use 0KB of dpram for microcode */
  711. #define RCCR_ERAM_2KB ((uint)0x00002000) /* use 2KB of dpram for microcode */
  712. #define RCCR_ERAM_4KB ((uint)0x00004000) /* use 4KB of dpram for microcode */
  713. #define RCCR_ERAM_6KB ((uint)0x00006000) /* use 6KB of dpram for microcode */
  714. #define RCCR_ERAM_8KB ((uint)0x00008000) /* use 8KB of dpram for microcode */
  715. #define RCCR_ERAM_10KB ((uint)0x0000a000) /* use 10KB of dpram for microcode */
  716. #define RCCR_ERAM_12KB ((uint)0x0000c000) /* use 12KB of dpram for microcode */
  717. #define RCCR_EDM0 ((uint)0x00000800) /* DREQ0 edge detect mode */
  718. #define RCCR_EDM1 ((uint)0x00000400) /* DREQ1 edge detect mode */
  719. #define RCCR_EDM2 ((uint)0x00000200) /* DREQ2 edge detect mode */
  720. #define RCCR_EDM3 ((uint)0x00000100) /* DREQ3 edge detect mode */
  721. #define RCCR_DEM01 ((uint)0x00000008) /* DONE0/DONE1 edge detect mode */
  722. #define RCCR_DEM23 ((uint)0x00000004) /* DONE2/DONE3 edge detect mode */
  723. /*-----------------------------------------------------------------------
  724. * CMXFCR - CMX FCC Clock Route Register
  725. */
  726. #define CMXFCR_FC1 0x40000000 /* FCC1 connection */
  727. #define CMXFCR_RF1CS_MSK 0x38000000 /* Receive FCC1 Clock Source Mask */
  728. #define CMXFCR_TF1CS_MSK 0x07000000 /* Transmit FCC1 Clock Source Mask */
  729. #define CMXFCR_FC2 0x00400000 /* FCC2 connection */
  730. #define CMXFCR_RF2CS_MSK 0x00380000 /* Receive FCC2 Clock Source Mask */
  731. #define CMXFCR_TF2CS_MSK 0x00070000 /* Transmit FCC2 Clock Source Mask */
  732. #define CMXFCR_FC3 0x00004000 /* FCC3 connection */
  733. #define CMXFCR_RF3CS_MSK 0x00003800 /* Receive FCC3 Clock Source Mask */
  734. #define CMXFCR_TF3CS_MSK 0x00000700 /* Transmit FCC3 Clock Source Mask */
  735. #define CMXFCR_RF1CS_BRG5 0x00000000 /* Receive FCC1 Clock Source is BRG5 */
  736. #define CMXFCR_RF1CS_BRG6 0x08000000 /* Receive FCC1 Clock Source is BRG6 */
  737. #define CMXFCR_RF1CS_BRG7 0x10000000 /* Receive FCC1 Clock Source is BRG7 */
  738. #define CMXFCR_RF1CS_BRG8 0x18000000 /* Receive FCC1 Clock Source is BRG8 */
  739. #define CMXFCR_RF1CS_CLK9 0x20000000 /* Receive FCC1 Clock Source is CLK9 */
  740. #define CMXFCR_RF1CS_CLK10 0x28000000 /* Receive FCC1 Clock Source is CLK10 */
  741. #define CMXFCR_RF1CS_CLK11 0x30000000 /* Receive FCC1 Clock Source is CLK11 */
  742. #define CMXFCR_RF1CS_CLK12 0x38000000 /* Receive FCC1 Clock Source is CLK12 */
  743. #define CMXFCR_TF1CS_BRG5 0x00000000 /* Transmit FCC1 Clock Source is BRG5 */
  744. #define CMXFCR_TF1CS_BRG6 0x01000000 /* Transmit FCC1 Clock Source is BRG6 */
  745. #define CMXFCR_TF1CS_BRG7 0x02000000 /* Transmit FCC1 Clock Source is BRG7 */
  746. #define CMXFCR_TF1CS_BRG8 0x03000000 /* Transmit FCC1 Clock Source is BRG8 */
  747. #define CMXFCR_TF1CS_CLK9 0x04000000 /* Transmit FCC1 Clock Source is CLK9 */
  748. #define CMXFCR_TF1CS_CLK10 0x05000000 /* Transmit FCC1 Clock Source is CLK10 */
  749. #define CMXFCR_TF1CS_CLK11 0x06000000 /* Transmit FCC1 Clock Source is CLK11 */
  750. #define CMXFCR_TF1CS_CLK12 0x07000000 /* Transmit FCC1 Clock Source is CLK12 */
  751. #define CMXFCR_RF2CS_BRG5 0x00000000 /* Receive FCC2 Clock Source is BRG5 */
  752. #define CMXFCR_RF2CS_BRG6 0x00080000 /* Receive FCC2 Clock Source is BRG6 */
  753. #define CMXFCR_RF2CS_BRG7 0x00100000 /* Receive FCC2 Clock Source is BRG7 */
  754. #define CMXFCR_RF2CS_BRG8 0x00180000 /* Receive FCC2 Clock Source is BRG8 */
  755. #define CMXFCR_RF2CS_CLK13 0x00200000 /* Receive FCC2 Clock Source is CLK13 */
  756. #define CMXFCR_RF2CS_CLK14 0x00280000 /* Receive FCC2 Clock Source is CLK14 */
  757. #define CMXFCR_RF2CS_CLK15 0x00300000 /* Receive FCC2 Clock Source is CLK15 */
  758. #define CMXFCR_RF2CS_CLK16 0x00380000 /* Receive FCC2 Clock Source is CLK16 */
  759. #define CMXFCR_TF2CS_BRG5 0x00000000 /* Transmit FCC2 Clock Source is BRG5 */
  760. #define CMXFCR_TF2CS_BRG6 0x00010000 /* Transmit FCC2 Clock Source is BRG6 */
  761. #define CMXFCR_TF2CS_BRG7 0x00020000 /* Transmit FCC2 Clock Source is BRG7 */
  762. #define CMXFCR_TF2CS_BRG8 0x00030000 /* Transmit FCC2 Clock Source is BRG8 */
  763. #define CMXFCR_TF2CS_CLK13 0x00040000 /* Transmit FCC2 Clock Source is CLK13 */
  764. #define CMXFCR_TF2CS_CLK14 0x00050000 /* Transmit FCC2 Clock Source is CLK14 */
  765. #define CMXFCR_TF2CS_CLK15 0x00060000 /* Transmit FCC2 Clock Source is CLK15 */
  766. #define CMXFCR_TF2CS_CLK16 0x00070000 /* Transmit FCC2 Clock Source is CLK16 */
  767. #define CMXFCR_RF3CS_BRG5 0x00000000 /* Receive FCC3 Clock Source is BRG5 */
  768. #define CMXFCR_RF3CS_BRG6 0x00000800 /* Receive FCC3 Clock Source is BRG6 */
  769. #define CMXFCR_RF3CS_BRG7 0x00001000 /* Receive FCC3 Clock Source is BRG7 */
  770. #define CMXFCR_RF3CS_BRG8 0x00001800 /* Receive FCC3 Clock Source is BRG8 */
  771. #define CMXFCR_RF3CS_CLK13 0x00002000 /* Receive FCC3 Clock Source is CLK13 */
  772. #define CMXFCR_RF3CS_CLK14 0x00002800 /* Receive FCC3 Clock Source is CLK14 */
  773. #define CMXFCR_RF3CS_CLK15 0x00003000 /* Receive FCC3 Clock Source is CLK15 */
  774. #define CMXFCR_RF3CS_CLK16 0x00003800 /* Receive FCC3 Clock Source is CLK16 */
  775. #define CMXFCR_TF3CS_BRG5 0x00000000 /* Transmit FCC3 Clock Source is BRG5 */
  776. #define CMXFCR_TF3CS_BRG6 0x00000100 /* Transmit FCC3 Clock Source is BRG6 */
  777. #define CMXFCR_TF3CS_BRG7 0x00000200 /* Transmit FCC3 Clock Source is BRG7 */
  778. #define CMXFCR_TF3CS_BRG8 0x00000300 /* Transmit FCC3 Clock Source is BRG8 */
  779. #define CMXFCR_TF3CS_CLK13 0x00000400 /* Transmit FCC3 Clock Source is CLK13 */
  780. #define CMXFCR_TF3CS_CLK14 0x00000500 /* Transmit FCC3 Clock Source is CLK14 */
  781. #define CMXFCR_TF3CS_CLK15 0x00000600 /* Transmit FCC3 Clock Source is CLK15 */
  782. #define CMXFCR_TF3CS_CLK16 0x00000700 /* Transmit FCC3 Clock Source is CLK16 */
  783. /*-----------------------------------------------------------------------
  784. * CMXSCR - CMX SCC Clock Route Register
  785. */
  786. #define CMXSCR_GR1 0x80000000 /* Grant Support of SCC1 */
  787. #define CMXSCR_SC1 0x40000000 /* SCC1 connection */
  788. #define CMXSCR_RS1CS_MSK 0x38000000 /* Receive SCC1 Clock Source Mask */
  789. #define CMXSCR_TS1CS_MSK 0x07000000 /* Transmit SCC1 Clock Source Mask */
  790. #define CMXSCR_GR2 0x00800000 /* Grant Support of SCC2 */
  791. #define CMXSCR_SC2 0x00400000 /* SCC2 connection */
  792. #define CMXSCR_RS2CS_MSK 0x00380000 /* Receive SCC2 Clock Source Mask */
  793. #define CMXSCR_TS2CS_MSK 0x00070000 /* Transmit SCC2 Clock Source Mask */
  794. #define CMXSCR_GR3 0x00008000 /* Grant Support of SCC3 */
  795. #define CMXSCR_SC3 0x00004000 /* SCC3 connection */
  796. #define CMXSCR_RS3CS_MSK 0x00003800 /* Receive SCC3 Clock Source Mask */
  797. #define CMXSCR_TS3CS_MSK 0x00000700 /* Transmit SCC3 Clock Source Mask */
  798. #define CMXSCR_GR4 0x00000080 /* Grant Support of SCC4 */
  799. #define CMXSCR_SC4 0x00000040 /* SCC4 connection */
  800. #define CMXSCR_RS4CS_MSK 0x00000038 /* Receive SCC4 Clock Source Mask */
  801. #define CMXSCR_TS4CS_MSK 0x00000007 /* Transmit SCC4 Clock Source Mask */
  802. #define CMXSCR_RS1CS_BRG1 0x00000000 /* SCC1 Rx Clock Source is BRG1 */
  803. #define CMXSCR_RS1CS_BRG2 0x08000000 /* SCC1 Rx Clock Source is BRG2 */
  804. #define CMXSCR_RS1CS_BRG3 0x10000000 /* SCC1 Rx Clock Source is BRG3 */
  805. #define CMXSCR_RS1CS_BRG4 0x18000000 /* SCC1 Rx Clock Source is BRG4 */
  806. #define CMXSCR_RS1CS_CLK11 0x20000000 /* SCC1 Rx Clock Source is CLK11 */
  807. #define CMXSCR_RS1CS_CLK12 0x28000000 /* SCC1 Rx Clock Source is CLK12 */
  808. #define CMXSCR_RS1CS_CLK3 0x30000000 /* SCC1 Rx Clock Source is CLK3 */
  809. #define CMXSCR_RS1CS_CLK4 0x38000000 /* SCC1 Rx Clock Source is CLK4 */
  810. #define CMXSCR_TS1CS_BRG1 0x00000000 /* SCC1 Tx Clock Source is BRG1 */
  811. #define CMXSCR_TS1CS_BRG2 0x01000000 /* SCC1 Tx Clock Source is BRG2 */
  812. #define CMXSCR_TS1CS_BRG3 0x02000000 /* SCC1 Tx Clock Source is BRG3 */
  813. #define CMXSCR_TS1CS_BRG4 0x03000000 /* SCC1 Tx Clock Source is BRG4 */
  814. #define CMXSCR_TS1CS_CLK11 0x04000000 /* SCC1 Tx Clock Source is CLK11 */
  815. #define CMXSCR_TS1CS_CLK12 0x05000000 /* SCC1 Tx Clock Source is CLK12 */
  816. #define CMXSCR_TS1CS_CLK3 0x06000000 /* SCC1 Tx Clock Source is CLK3 */
  817. #define CMXSCR_TS1CS_CLK4 0x07000000 /* SCC1 Tx Clock Source is CLK4 */
  818. #define CMXSCR_RS2CS_BRG1 0x00000000 /* SCC2 Rx Clock Source is BRG1 */
  819. #define CMXSCR_RS2CS_BRG2 0x00080000 /* SCC2 Rx Clock Source is BRG2 */
  820. #define CMXSCR_RS2CS_BRG3 0x00100000 /* SCC2 Rx Clock Source is BRG3 */
  821. #define CMXSCR_RS2CS_BRG4 0x00180000 /* SCC2 Rx Clock Source is BRG4 */
  822. #define CMXSCR_RS2CS_CLK11 0x00200000 /* SCC2 Rx Clock Source is CLK11 */
  823. #define CMXSCR_RS2CS_CLK12 0x00280000 /* SCC2 Rx Clock Source is CLK12 */
  824. #define CMXSCR_RS2CS_CLK3 0x00300000 /* SCC2 Rx Clock Source is CLK3 */
  825. #define CMXSCR_RS2CS_CLK4 0x00380000 /* SCC2 Rx Clock Source is CLK4 */
  826. #define CMXSCR_TS2CS_BRG1 0x00000000 /* SCC2 Tx Clock Source is BRG1 */
  827. #define CMXSCR_TS2CS_BRG2 0x00010000 /* SCC2 Tx Clock Source is BRG2 */
  828. #define CMXSCR_TS2CS_BRG3 0x00020000 /* SCC2 Tx Clock Source is BRG3 */
  829. #define CMXSCR_TS2CS_BRG4 0x00030000 /* SCC2 Tx Clock Source is BRG4 */
  830. #define CMXSCR_TS2CS_CLK11 0x00040000 /* SCC2 Tx Clock Source is CLK11 */
  831. #define CMXSCR_TS2CS_CLK12 0x00050000 /* SCC2 Tx Clock Source is CLK12 */
  832. #define CMXSCR_TS2CS_CLK3 0x00060000 /* SCC2 Tx Clock Source is CLK3 */
  833. #define CMXSCR_TS2CS_CLK4 0x00070000 /* SCC2 Tx Clock Source is CLK4 */
  834. #define CMXSCR_RS3CS_BRG1 0x00000000 /* SCC3 Rx Clock Source is BRG1 */
  835. #define CMXSCR_RS3CS_BRG2 0x00000800 /* SCC3 Rx Clock Source is BRG2 */
  836. #define CMXSCR_RS3CS_BRG3 0x00001000 /* SCC3 Rx Clock Source is BRG3 */
  837. #define CMXSCR_RS3CS_BRG4 0x00001800 /* SCC3 Rx Clock Source is BRG4 */
  838. #define CMXSCR_RS3CS_CLK5 0x00002000 /* SCC3 Rx Clock Source is CLK5 */
  839. #define CMXSCR_RS3CS_CLK6 0x00002800 /* SCC3 Rx Clock Source is CLK6 */
  840. #define CMXSCR_RS3CS_CLK7 0x00003000 /* SCC3 Rx Clock Source is CLK7 */
  841. #define CMXSCR_RS3CS_CLK8 0x00003800 /* SCC3 Rx Clock Source is CLK8 */
  842. #define CMXSCR_TS3CS_BRG1 0x00000000 /* SCC3 Tx Clock Source is BRG1 */
  843. #define CMXSCR_TS3CS_BRG2 0x00000100 /* SCC3 Tx Clock Source is BRG2 */
  844. #define CMXSCR_TS3CS_BRG3 0x00000200 /* SCC3 Tx Clock Source is BRG3 */
  845. #define CMXSCR_TS3CS_BRG4 0x00000300 /* SCC3 Tx Clock Source is BRG4 */
  846. #define CMXSCR_TS3CS_CLK5 0x00000400 /* SCC3 Tx Clock Source is CLK5 */
  847. #define CMXSCR_TS3CS_CLK6 0x00000500 /* SCC3 Tx Clock Source is CLK6 */
  848. #define CMXSCR_TS3CS_CLK7 0x00000600 /* SCC3 Tx Clock Source is CLK7 */
  849. #define CMXSCR_TS3CS_CLK8 0x00000700 /* SCC3 Tx Clock Source is CLK8 */
  850. #define CMXSCR_RS4CS_BRG1 0x00000000 /* SCC4 Rx Clock Source is BRG1 */
  851. #define CMXSCR_RS4CS_BRG2 0x00000008 /* SCC4 Rx Clock Source is BRG2 */
  852. #define CMXSCR_RS4CS_BRG3 0x00000010 /* SCC4 Rx Clock Source is BRG3 */
  853. #define CMXSCR_RS4CS_BRG4 0x00000018 /* SCC4 Rx Clock Source is BRG4 */
  854. #define CMXSCR_RS4CS_CLK5 0x00000020 /* SCC4 Rx Clock Source is CLK5 */
  855. #define CMXSCR_RS4CS_CLK6 0x00000028 /* SCC4 Rx Clock Source is CLK6 */
  856. #define CMXSCR_RS4CS_CLK7 0x00000030 /* SCC4 Rx Clock Source is CLK7 */
  857. #define CMXSCR_RS4CS_CLK8 0x00000038 /* SCC4 Rx Clock Source is CLK8 */
  858. #define CMXSCR_TS4CS_BRG1 0x00000000 /* SCC4 Tx Clock Source is BRG1 */
  859. #define CMXSCR_TS4CS_BRG2 0x00000001 /* SCC4 Tx Clock Source is BRG2 */
  860. #define CMXSCR_TS4CS_BRG3 0x00000002 /* SCC4 Tx Clock Source is BRG3 */
  861. #define CMXSCR_TS4CS_BRG4 0x00000003 /* SCC4 Tx Clock Source is BRG4 */
  862. #define CMXSCR_TS4CS_CLK5 0x00000004 /* SCC4 Tx Clock Source is CLK5 */
  863. #define CMXSCR_TS4CS_CLK6 0x00000005 /* SCC4 Tx Clock Source is CLK6 */
  864. #define CMXSCR_TS4CS_CLK7 0x00000006 /* SCC4 Tx Clock Source is CLK7 */
  865. #define CMXSCR_TS4CS_CLK8 0x00000007 /* SCC4 Tx Clock Source is CLK8 */
  866. /*-----------------------------------------------------------------------
  867. * SIUMCR - SIU Module Configuration Register 4-31
  868. */
  869. #define SIUMCR_BBD 0x80000000 /* Bus Busy Disable */
  870. #define SIUMCR_ESE 0x40000000 /* External Snoop Enable */
  871. #define SIUMCR_PBSE 0x20000000 /* Parity Byte Select Enable */
  872. #define SIUMCR_CDIS 0x10000000 /* Core Disable */
  873. #define SIUMCR_DPPC00 0x00000000 /* Data Parity Pins Configuration*/
  874. #define SIUMCR_DPPC01 0x04000000 /* - " - */
  875. #define SIUMCR_DPPC10 0x08000000 /* - " - */
  876. #define SIUMCR_DPPC11 0x0c000000 /* - " - */
  877. #define SIUMCR_L2CPC00 0x00000000 /* L2 Cache Pins Configuration */
  878. #define SIUMCR_L2CPC01 0x01000000 /* - " - */
  879. #define SIUMCR_L2CPC10 0x02000000 /* - " - */
  880. #define SIUMCR_L2CPC11 0x03000000 /* - " - */
  881. #define SIUMCR_LBPC00 0x00000000 /* Local Bus Pins Configuration */
  882. #define SIUMCR_LBPC01 0x00400000 /* - " - */
  883. #define SIUMCR_LBPC10 0x00800000 /* - " - */
  884. #define SIUMCR_LBPC11 0x00c00000 /* - " - */
  885. #define SIUMCR_APPC00 0x00000000 /* Address Parity Pins Configuration*/
  886. #define SIUMCR_APPC01 0x00100000 /* - " - */
  887. #define SIUMCR_APPC10 0x00200000 /* - " - */
  888. #define SIUMCR_APPC11 0x00300000 /* - " - */
  889. #define SIUMCR_CS10PC00 0x00000000 /* CS10 Pin Configuration */
  890. #define SIUMCR_CS10PC01 0x00040000 /* - " - */
  891. #define SIUMCR_CS10PC10 0x00080000 /* - " - */
  892. #define SIUMCR_CS10PC11 0x000c0000 /* - " - */
  893. #define SIUMCR_BCTLC00 0x00000000 /* Buffer Control Configuration */
  894. #define SIUMCR_BCTLC01 0x00010000 /* - " - */
  895. #define SIUMCR_BCTLC10 0x00020000 /* - " - */
  896. #define SIUMCR_BCTLC11 0x00030000 /* - " - */
  897. #define SIUMCR_MMR00 0x00000000 /* Mask Masters Requests */
  898. #define SIUMCR_MMR01 0x00004000 /* - " - */
  899. #define SIUMCR_MMR10 0x00008000 /* - " - */
  900. #define SIUMCR_MMR11 0x0000c000 /* - " - */
  901. #define SIUMCR_LPBSE 0x00002000 /* LocalBus Parity Byte Select Enable*/
  902. /*-----------------------------------------------------------------------
  903. * SCCR - System Clock Control Register 9-8
  904. */
  905. #define SCCR_PCI_MODE 0x00000100 /* PCI Mode */
  906. #define SCCR_PCI_MODCK 0x00000080 /* Value of PCI_MODCK pin */
  907. #define SCCR_PCIDF_MSK 0x00000078 /* PCI division factor */
  908. #define SCCR_PCIDF_SHIFT 3
  909. #ifndef CPM_IMMR_OFFSET
  910. #define CPM_IMMR_OFFSET 0x101a8
  911. #endif
  912. #define FCC_PSMR_RMII ((uint)0x00020000) /* Use RMII interface */
  913. /* FCC iop & clock configuration. BSP code is responsible to define Fx_RXCLK & Fx_TXCLK
  914. * in order to use clock-computing stuff below for the FCC x
  915. */
  916. /* Automatically generates register configurations */
  917. #define PC_CLK(x) ((uint)(1<<(x-1))) /* FCC CLK I/O ports */
  918. #define CMXFCR_RF1CS(x) ((uint)((x-5)<<27)) /* FCC1 Receive Clock Source */
  919. #define CMXFCR_TF1CS(x) ((uint)((x-5)<<24)) /* FCC1 Transmit Clock Source */
  920. #define CMXFCR_RF2CS(x) ((uint)((x-9)<<19)) /* FCC2 Receive Clock Source */
  921. #define CMXFCR_TF2CS(x) ((uint)((x-9)<<16)) /* FCC2 Transmit Clock Source */
  922. #define CMXFCR_RF3CS(x) ((uint)((x-9)<<11)) /* FCC3 Receive Clock Source */
  923. #define CMXFCR_TF3CS(x) ((uint)((x-9)<<8)) /* FCC3 Transmit Clock Source */
  924. #define PC_F1RXCLK PC_CLK(F1_RXCLK)
  925. #define PC_F1TXCLK PC_CLK(F1_TXCLK)
  926. #define CMX1_CLK_ROUTE (CMXFCR_RF1CS(F1_RXCLK) | CMXFCR_TF1CS(F1_TXCLK))
  927. #define CMX1_CLK_MASK ((uint)0xff000000)
  928. #define PC_F2RXCLK PC_CLK(F2_RXCLK)
  929. #define PC_F2TXCLK PC_CLK(F2_TXCLK)
  930. #define CMX2_CLK_ROUTE (CMXFCR_RF2CS(F2_RXCLK) | CMXFCR_TF2CS(F2_TXCLK))
  931. #define CMX2_CLK_MASK ((uint)0x00ff0000)
  932. #define PC_F3RXCLK PC_CLK(F3_RXCLK)
  933. #define PC_F3TXCLK PC_CLK(F3_TXCLK)
  934. #define CMX3_CLK_ROUTE (CMXFCR_RF3CS(F3_RXCLK) | CMXFCR_TF3CS(F3_TXCLK))
  935. #define CMX3_CLK_MASK ((uint)0x0000ff00)
  936. #define CPMUX_CLK_MASK (CMX3_CLK_MASK | CMX2_CLK_MASK)
  937. #define CPMUX_CLK_ROUTE (CMX3_CLK_ROUTE | CMX2_CLK_ROUTE)
  938. #define CLK_TRX (PC_F3TXCLK | PC_F3RXCLK | PC_F2TXCLK | PC_F2RXCLK)
  939. /* I/O Pin assignment for FCC1. I don't yet know the best way to do this,
  940. * but there is little variation among the choices.
  941. */
  942. #define PA1_COL 0x00000001U
  943. #define PA1_CRS 0x00000002U
  944. #define PA1_TXER 0x00000004U
  945. #define PA1_TXEN 0x00000008U
  946. #define PA1_RXDV 0x00000010U
  947. #define PA1_RXER 0x00000020U
  948. #define PA1_TXDAT 0x00003c00U
  949. #define PA1_RXDAT 0x0003c000U
  950. #define PA1_PSORA0 (PA1_RXDAT | PA1_TXDAT)
  951. #define PA1_PSORA1 (PA1_COL | PA1_CRS | PA1_TXER | PA1_TXEN | \
  952. PA1_RXDV | PA1_RXER)
  953. #define PA1_DIRA0 (PA1_RXDAT | PA1_CRS | PA1_COL | PA1_RXER | PA1_RXDV)
  954. #define PA1_DIRA1 (PA1_TXDAT | PA1_TXEN | PA1_TXER)
  955. /* I/O Pin assignment for FCC2. I don't yet know the best way to do this,
  956. * but there is little variation among the choices.
  957. */
  958. #define PB2_TXER 0x00000001U
  959. #define PB2_RXDV 0x00000002U
  960. #define PB2_TXEN 0x00000004U
  961. #define PB2_RXER 0x00000008U
  962. #define PB2_COL 0x00000010U
  963. #define PB2_CRS 0x00000020U
  964. #define PB2_TXDAT 0x000003c0U
  965. #define PB2_RXDAT 0x00003c00U
  966. #define PB2_PSORB0 (PB2_RXDAT | PB2_TXDAT | PB2_CRS | PB2_COL | \
  967. PB2_RXER | PB2_RXDV | PB2_TXER)
  968. #define PB2_PSORB1 (PB2_TXEN)
  969. #define PB2_DIRB0 (PB2_RXDAT | PB2_CRS | PB2_COL | PB2_RXER | PB2_RXDV)
  970. #define PB2_DIRB1 (PB2_TXDAT | PB2_TXEN | PB2_TXER)
  971. /* I/O Pin assignment for FCC3. I don't yet know the best way to do this,
  972. * but there is little variation among the choices.
  973. */
  974. #define PB3_RXDV 0x00004000U
  975. #define PB3_RXER 0x00008000U
  976. #define PB3_TXER 0x00010000U
  977. #define PB3_TXEN 0x00020000U
  978. #define PB3_COL 0x00040000U
  979. #define PB3_CRS 0x00080000U
  980. #define PB3_TXDAT 0x0f000000U
  981. #define PC3_TXDAT 0x00000010U
  982. #define PB3_RXDAT 0x00f00000U
  983. #define PB3_PSORB0 (PB3_RXDAT | PB3_TXDAT | PB3_CRS | PB3_COL | \
  984. PB3_RXER | PB3_RXDV | PB3_TXER | PB3_TXEN)
  985. #define PB3_PSORB1 0
  986. #define PB3_DIRB0 (PB3_RXDAT | PB3_CRS | PB3_COL | PB3_RXER | PB3_RXDV)
  987. #define PB3_DIRB1 (PB3_TXDAT | PB3_TXEN | PB3_TXER)
  988. #define PC3_DIRC1 (PC3_TXDAT)
  989. /* Handy macro to specify mem for FCCs*/
  990. #define FCC_MEM_OFFSET(x) (CPM_FCC_SPECIAL_BASE + (x*128))
  991. #define FCC1_MEM_OFFSET FCC_MEM_OFFSET(0)
  992. #define FCC2_MEM_OFFSET FCC_MEM_OFFSET(1)
  993. #define FCC3_MEM_OFFSET FCC_MEM_OFFSET(2)
  994. /* Clocks and GRG's */
  995. enum cpm_clk_dir {
  996. CPM_CLK_RX,
  997. CPM_CLK_TX,
  998. CPM_CLK_RTX
  999. };
  1000. enum cpm_clk_target {
  1001. CPM_CLK_SCC1,
  1002. CPM_CLK_SCC2,
  1003. CPM_CLK_SCC3,
  1004. CPM_CLK_SCC4,
  1005. CPM_CLK_FCC1,
  1006. CPM_CLK_FCC2,
  1007. CPM_CLK_FCC3,
  1008. CPM_CLK_SMC1,
  1009. CPM_CLK_SMC2,
  1010. };
  1011. enum cpm_clk {
  1012. CPM_CLK_NONE = 0,
  1013. CPM_BRG1, /* Baud Rate Generator 1 */
  1014. CPM_BRG2, /* Baud Rate Generator 2 */
  1015. CPM_BRG3, /* Baud Rate Generator 3 */
  1016. CPM_BRG4, /* Baud Rate Generator 4 */
  1017. CPM_BRG5, /* Baud Rate Generator 5 */
  1018. CPM_BRG6, /* Baud Rate Generator 6 */
  1019. CPM_BRG7, /* Baud Rate Generator 7 */
  1020. CPM_BRG8, /* Baud Rate Generator 8 */
  1021. CPM_CLK1, /* Clock 1 */
  1022. CPM_CLK2, /* Clock 2 */
  1023. CPM_CLK3, /* Clock 3 */
  1024. CPM_CLK4, /* Clock 4 */
  1025. CPM_CLK5, /* Clock 5 */
  1026. CPM_CLK6, /* Clock 6 */
  1027. CPM_CLK7, /* Clock 7 */
  1028. CPM_CLK8, /* Clock 8 */
  1029. CPM_CLK9, /* Clock 9 */
  1030. CPM_CLK10, /* Clock 10 */
  1031. CPM_CLK11, /* Clock 11 */
  1032. CPM_CLK12, /* Clock 12 */
  1033. CPM_CLK13, /* Clock 13 */
  1034. CPM_CLK14, /* Clock 14 */
  1035. CPM_CLK15, /* Clock 15 */
  1036. CPM_CLK16, /* Clock 16 */
  1037. CPM_CLK17, /* Clock 17 */
  1038. CPM_CLK18, /* Clock 18 */
  1039. CPM_CLK19, /* Clock 19 */
  1040. CPM_CLK20, /* Clock 20 */
  1041. CPM_CLK_DUMMY
  1042. };
  1043. extern int cpm2_clk_setup(enum cpm_clk_target target, int clock, int mode);
  1044. extern int cpm2_smc_clk_setup(enum cpm_clk_target target, int clock);
  1045. #define CPM_PIN_INPUT 0
  1046. #define CPM_PIN_OUTPUT 1
  1047. #define CPM_PIN_PRIMARY 0
  1048. #define CPM_PIN_SECONDARY 2
  1049. #define CPM_PIN_GPIO 4
  1050. #define CPM_PIN_OPENDRAIN 8
  1051. void cpm2_set_pin(int port, int pin, int flags);
  1052. #endif /* __CPM2__ */
  1053. #endif /* __KERNEL__ */