dma.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. #ifndef _ASM_POWERPC_DMA_H
  2. #define _ASM_POWERPC_DMA_H
  3. #ifdef __KERNEL__
  4. /*
  5. * Defines for using and allocating dma channels.
  6. * Written by Hennus Bergman, 1992.
  7. * High DMA channel support & info by Hannu Savolainen
  8. * and John Boyd, Nov. 1992.
  9. * Changes for ppc sound by Christoph Nadig
  10. */
  11. /*
  12. * Note: Adapted for PowerPC by Gary Thomas
  13. * Modified by Cort Dougan <cort@cs.nmt.edu>
  14. *
  15. * None of this really applies for Power Macintoshes. There is
  16. * basically just enough here to get kernel/dma.c to compile.
  17. */
  18. #include <asm/io.h>
  19. #include <linux/spinlock.h>
  20. #ifndef MAX_DMA_CHANNELS
  21. #define MAX_DMA_CHANNELS 8
  22. #endif
  23. /* The maximum address that we can perform a DMA transfer to on this platform */
  24. /* Doesn't really apply... */
  25. #define MAX_DMA_ADDRESS (~0UL)
  26. #ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
  27. #define dma_outb outb_p
  28. #else
  29. #define dma_outb outb
  30. #endif
  31. #define dma_inb inb
  32. /*
  33. * NOTES about DMA transfers:
  34. *
  35. * controller 1: channels 0-3, byte operations, ports 00-1F
  36. * controller 2: channels 4-7, word operations, ports C0-DF
  37. *
  38. * - ALL registers are 8 bits only, regardless of transfer size
  39. * - channel 4 is not used - cascades 1 into 2.
  40. * - channels 0-3 are byte - addresses/counts are for physical bytes
  41. * - channels 5-7 are word - addresses/counts are for physical words
  42. * - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
  43. * - transfer count loaded to registers is 1 less than actual count
  44. * - controller 2 offsets are all even (2x offsets for controller 1)
  45. * - page registers for 5-7 don't use data bit 0, represent 128K pages
  46. * - page registers for 0-3 use bit 0, represent 64K pages
  47. *
  48. * On CHRP, the W83C553F (and VLSI Tollgate?) support full 32 bit addressing.
  49. * Note that addresses loaded into registers must be _physical_ addresses,
  50. * not logical addresses (which may differ if paging is active).
  51. *
  52. * Address mapping for channels 0-3:
  53. *
  54. * A23 ... A16 A15 ... A8 A7 ... A0 (Physical addresses)
  55. * | ... | | ... | | ... |
  56. * | ... | | ... | | ... |
  57. * | ... | | ... | | ... |
  58. * P7 ... P0 A7 ... A0 A7 ... A0
  59. * | Page | Addr MSB | Addr LSB | (DMA registers)
  60. *
  61. * Address mapping for channels 5-7:
  62. *
  63. * A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0 (Physical addresses)
  64. * | ... | \ \ ... \ \ \ ... \ \
  65. * | ... | \ \ ... \ \ \ ... \ (not used)
  66. * | ... | \ \ ... \ \ \ ... \
  67. * P7 ... P1 (0) A7 A6 ... A0 A7 A6 ... A0
  68. * | Page | Addr MSB | Addr LSB | (DMA registers)
  69. *
  70. * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
  71. * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
  72. * the hardware level, so odd-byte transfers aren't possible).
  73. *
  74. * Transfer count (_not # bytes_) is limited to 64K, represented as actual
  75. * count - 1 : 64K => 0xFFFF, 1 => 0x0000. Thus, count is always 1 or more,
  76. * and up to 128K bytes may be transferred on channels 5-7 in one operation.
  77. *
  78. */
  79. /* 8237 DMA controllers */
  80. #define IO_DMA1_BASE 0x00 /* 8 bit slave DMA, channels 0..3 */
  81. #define IO_DMA2_BASE 0xC0 /* 16 bit master DMA, ch 4(=slave input)..7 */
  82. /* DMA controller registers */
  83. #define DMA1_CMD_REG 0x08 /* command register (w) */
  84. #define DMA1_STAT_REG 0x08 /* status register (r) */
  85. #define DMA1_REQ_REG 0x09 /* request register (w) */
  86. #define DMA1_MASK_REG 0x0A /* single-channel mask (w) */
  87. #define DMA1_MODE_REG 0x0B /* mode register (w) */
  88. #define DMA1_CLEAR_FF_REG 0x0C /* clear pointer flip-flop (w) */
  89. #define DMA1_TEMP_REG 0x0D /* Temporary Register (r) */
  90. #define DMA1_RESET_REG 0x0D /* Master Clear (w) */
  91. #define DMA1_CLR_MASK_REG 0x0E /* Clear Mask */
  92. #define DMA1_MASK_ALL_REG 0x0F /* all-channels mask (w) */
  93. #define DMA2_CMD_REG 0xD0 /* command register (w) */
  94. #define DMA2_STAT_REG 0xD0 /* status register (r) */
  95. #define DMA2_REQ_REG 0xD2 /* request register (w) */
  96. #define DMA2_MASK_REG 0xD4 /* single-channel mask (w) */
  97. #define DMA2_MODE_REG 0xD6 /* mode register (w) */
  98. #define DMA2_CLEAR_FF_REG 0xD8 /* clear pointer flip-flop (w) */
  99. #define DMA2_TEMP_REG 0xDA /* Temporary Register (r) */
  100. #define DMA2_RESET_REG 0xDA /* Master Clear (w) */
  101. #define DMA2_CLR_MASK_REG 0xDC /* Clear Mask */
  102. #define DMA2_MASK_ALL_REG 0xDE /* all-channels mask (w) */
  103. #define DMA_ADDR_0 0x00 /* DMA address registers */
  104. #define DMA_ADDR_1 0x02
  105. #define DMA_ADDR_2 0x04
  106. #define DMA_ADDR_3 0x06
  107. #define DMA_ADDR_4 0xC0
  108. #define DMA_ADDR_5 0xC4
  109. #define DMA_ADDR_6 0xC8
  110. #define DMA_ADDR_7 0xCC
  111. #define DMA_CNT_0 0x01 /* DMA count registers */
  112. #define DMA_CNT_1 0x03
  113. #define DMA_CNT_2 0x05
  114. #define DMA_CNT_3 0x07
  115. #define DMA_CNT_4 0xC2
  116. #define DMA_CNT_5 0xC6
  117. #define DMA_CNT_6 0xCA
  118. #define DMA_CNT_7 0xCE
  119. #define DMA_LO_PAGE_0 0x87 /* DMA page registers */
  120. #define DMA_LO_PAGE_1 0x83
  121. #define DMA_LO_PAGE_2 0x81
  122. #define DMA_LO_PAGE_3 0x82
  123. #define DMA_LO_PAGE_5 0x8B
  124. #define DMA_LO_PAGE_6 0x89
  125. #define DMA_LO_PAGE_7 0x8A
  126. #define DMA_HI_PAGE_0 0x487 /* DMA page registers */
  127. #define DMA_HI_PAGE_1 0x483
  128. #define DMA_HI_PAGE_2 0x481
  129. #define DMA_HI_PAGE_3 0x482
  130. #define DMA_HI_PAGE_5 0x48B
  131. #define DMA_HI_PAGE_6 0x489
  132. #define DMA_HI_PAGE_7 0x48A
  133. #define DMA1_EXT_REG 0x40B
  134. #define DMA2_EXT_REG 0x4D6
  135. #ifndef __powerpc64__
  136. /* in arch/ppc/kernel/setup.c -- Cort */
  137. extern unsigned int DMA_MODE_WRITE;
  138. extern unsigned int DMA_MODE_READ;
  139. extern unsigned long ISA_DMA_THRESHOLD;
  140. #else
  141. #define DMA_MODE_READ 0x44 /* I/O to memory, no autoinit, increment, single mode */
  142. #define DMA_MODE_WRITE 0x48 /* memory to I/O, no autoinit, increment, single mode */
  143. #endif
  144. #define DMA_MODE_CASCADE 0xC0 /* pass thru DREQ->HRQ, DACK<-HLDA only */
  145. #define DMA_AUTOINIT 0x10
  146. extern spinlock_t dma_spin_lock;
  147. static __inline__ unsigned long claim_dma_lock(void)
  148. {
  149. unsigned long flags;
  150. spin_lock_irqsave(&dma_spin_lock, flags);
  151. return flags;
  152. }
  153. static __inline__ void release_dma_lock(unsigned long flags)
  154. {
  155. spin_unlock_irqrestore(&dma_spin_lock, flags);
  156. }
  157. /* enable/disable a specific DMA channel */
  158. static __inline__ void enable_dma(unsigned int dmanr)
  159. {
  160. unsigned char ucDmaCmd = 0x00;
  161. if (dmanr != 4) {
  162. dma_outb(0, DMA2_MASK_REG); /* This may not be enabled */
  163. dma_outb(ucDmaCmd, DMA2_CMD_REG); /* Enable group */
  164. }
  165. if (dmanr <= 3) {
  166. dma_outb(dmanr, DMA1_MASK_REG);
  167. dma_outb(ucDmaCmd, DMA1_CMD_REG); /* Enable group */
  168. } else {
  169. dma_outb(dmanr & 3, DMA2_MASK_REG);
  170. }
  171. }
  172. static __inline__ void disable_dma(unsigned int dmanr)
  173. {
  174. if (dmanr <= 3)
  175. dma_outb(dmanr | 4, DMA1_MASK_REG);
  176. else
  177. dma_outb((dmanr & 3) | 4, DMA2_MASK_REG);
  178. }
  179. /* Clear the 'DMA Pointer Flip Flop'.
  180. * Write 0 for LSB/MSB, 1 for MSB/LSB access.
  181. * Use this once to initialize the FF to a known state.
  182. * After that, keep track of it. :-)
  183. * --- In order to do that, the DMA routines below should ---
  184. * --- only be used while interrupts are disabled! ---
  185. */
  186. static __inline__ void clear_dma_ff(unsigned int dmanr)
  187. {
  188. if (dmanr <= 3)
  189. dma_outb(0, DMA1_CLEAR_FF_REG);
  190. else
  191. dma_outb(0, DMA2_CLEAR_FF_REG);
  192. }
  193. /* set mode (above) for a specific DMA channel */
  194. static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
  195. {
  196. if (dmanr <= 3)
  197. dma_outb(mode | dmanr, DMA1_MODE_REG);
  198. else
  199. dma_outb(mode | (dmanr & 3), DMA2_MODE_REG);
  200. }
  201. /* Set only the page register bits of the transfer address.
  202. * This is used for successive transfers when we know the contents of
  203. * the lower 16 bits of the DMA current address register, but a 64k boundary
  204. * may have been crossed.
  205. */
  206. static __inline__ void set_dma_page(unsigned int dmanr, int pagenr)
  207. {
  208. switch (dmanr) {
  209. case 0:
  210. dma_outb(pagenr, DMA_LO_PAGE_0);
  211. dma_outb(pagenr >> 8, DMA_HI_PAGE_0);
  212. break;
  213. case 1:
  214. dma_outb(pagenr, DMA_LO_PAGE_1);
  215. dma_outb(pagenr >> 8, DMA_HI_PAGE_1);
  216. break;
  217. case 2:
  218. dma_outb(pagenr, DMA_LO_PAGE_2);
  219. dma_outb(pagenr >> 8, DMA_HI_PAGE_2);
  220. break;
  221. case 3:
  222. dma_outb(pagenr, DMA_LO_PAGE_3);
  223. dma_outb(pagenr >> 8, DMA_HI_PAGE_3);
  224. break;
  225. case 5:
  226. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_5);
  227. dma_outb(pagenr >> 8, DMA_HI_PAGE_5);
  228. break;
  229. case 6:
  230. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_6);
  231. dma_outb(pagenr >> 8, DMA_HI_PAGE_6);
  232. break;
  233. case 7:
  234. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_7);
  235. dma_outb(pagenr >> 8, DMA_HI_PAGE_7);
  236. break;
  237. }
  238. }
  239. /* Set transfer address & page bits for specific DMA channel.
  240. * Assumes dma flipflop is clear.
  241. */
  242. static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int phys)
  243. {
  244. if (dmanr <= 3) {
  245. dma_outb(phys & 0xff,
  246. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  247. dma_outb((phys >> 8) & 0xff,
  248. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  249. } else {
  250. dma_outb((phys >> 1) & 0xff,
  251. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  252. dma_outb((phys >> 9) & 0xff,
  253. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  254. }
  255. set_dma_page(dmanr, phys >> 16);
  256. }
  257. /* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
  258. * a specific DMA channel.
  259. * You must ensure the parameters are valid.
  260. * NOTE: from a manual: "the number of transfers is one more
  261. * than the initial word count"! This is taken into account.
  262. * Assumes dma flip-flop is clear.
  263. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
  264. */
  265. static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
  266. {
  267. count--;
  268. if (dmanr <= 3) {
  269. dma_outb(count & 0xff,
  270. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  271. dma_outb((count >> 8) & 0xff,
  272. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  273. } else {
  274. dma_outb((count >> 1) & 0xff,
  275. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  276. dma_outb((count >> 9) & 0xff,
  277. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  278. }
  279. }
  280. /* Get DMA residue count. After a DMA transfer, this
  281. * should return zero. Reading this while a DMA transfer is
  282. * still in progress will return unpredictable results.
  283. * If called before the channel has been used, it may return 1.
  284. * Otherwise, it returns the number of _bytes_ left to transfer.
  285. *
  286. * Assumes DMA flip-flop is clear.
  287. */
  288. static __inline__ int get_dma_residue(unsigned int dmanr)
  289. {
  290. unsigned int io_port = (dmanr <= 3)
  291. ? ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE
  292. : ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE;
  293. /* using short to get 16-bit wrap around */
  294. unsigned short count;
  295. count = 1 + dma_inb(io_port);
  296. count += dma_inb(io_port) << 8;
  297. return (dmanr <= 3) ? count : (count << 1);
  298. }
  299. /* These are in kernel/dma.c: */
  300. /* reserve a DMA channel */
  301. extern int request_dma(unsigned int dmanr, const char *device_id);
  302. /* release it again */
  303. extern void free_dma(unsigned int dmanr);
  304. #ifdef CONFIG_PCI
  305. extern int isa_dma_bridge_buggy;
  306. #else
  307. #define isa_dma_bridge_buggy (0)
  308. #endif
  309. #endif /* __KERNEL__ */
  310. #endif /* _ASM_POWERPC_DMA_H */