exception-64e.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * Definitions for use by exception code on Book3-E
  3. *
  4. * Copyright (C) 2008 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef _ASM_POWERPC_EXCEPTION_64E_H
  12. #define _ASM_POWERPC_EXCEPTION_64E_H
  13. /*
  14. * SPRGs usage an other considerations...
  15. *
  16. * Since TLB miss and other standard exceptions can be interrupted by
  17. * critical exceptions which can themselves be interrupted by machine
  18. * checks, and since the two later can themselves cause a TLB miss when
  19. * hitting the linear mapping for the kernel stacks, we need to be a bit
  20. * creative on how we use SPRGs.
  21. *
  22. * The base idea is that we have one SRPG reserved for critical and one
  23. * for machine check interrupts. Those are used to save a GPR that can
  24. * then be used to get the PACA, and store as much context as we need
  25. * to save in there. That includes saving the SPRGs used by the TLB miss
  26. * handler for linear mapping misses and the associated SRR0/1 due to
  27. * the above re-entrancy issue.
  28. *
  29. * So here's the current usage pattern. It's done regardless of which
  30. * SPRGs are user-readable though, thus we might have to change some of
  31. * this later. In order to do that more easily, we use special constants
  32. * for naming them
  33. *
  34. * WARNING: Some of these SPRGs are user readable. We need to do something
  35. * about it as some point by making sure they can't be used to leak kernel
  36. * critical data
  37. */
  38. #define PACA_EXGDBELL PACA_EXGEN
  39. /* We are out of SPRGs so we save some things in the PACA. The normal
  40. * exception frame is smaller than the CRIT or MC one though
  41. */
  42. #define EX_R1 (0 * 8)
  43. #define EX_CR (1 * 8)
  44. #define EX_R10 (2 * 8)
  45. #define EX_R11 (3 * 8)
  46. #define EX_R14 (4 * 8)
  47. #define EX_R15 (5 * 8)
  48. /*
  49. * The TLB miss exception uses different slots.
  50. *
  51. * The bolted variant uses only the first six fields,
  52. * which in combination with pgd and kernel_pgd fits in
  53. * one 64-byte cache line.
  54. */
  55. #define EX_TLB_R10 ( 0 * 8)
  56. #define EX_TLB_R11 ( 1 * 8)
  57. #define EX_TLB_R14 ( 2 * 8)
  58. #define EX_TLB_R15 ( 3 * 8)
  59. #define EX_TLB_R16 ( 4 * 8)
  60. #define EX_TLB_CR ( 5 * 8)
  61. #define EX_TLB_R12 ( 6 * 8)
  62. #define EX_TLB_R13 ( 7 * 8)
  63. #define EX_TLB_DEAR ( 8 * 8) /* Level 0 and 2 only */
  64. #define EX_TLB_ESR ( 9 * 8) /* Level 0 and 2 only */
  65. #define EX_TLB_SRR0 (10 * 8)
  66. #define EX_TLB_SRR1 (11 * 8)
  67. #define EX_TLB_R7 (12 * 8)
  68. #ifdef CONFIG_BOOK3E_MMU_TLB_STATS
  69. #define EX_TLB_R8 (13 * 8)
  70. #define EX_TLB_R9 (14 * 8)
  71. #define EX_TLB_LR (15 * 8)
  72. #define EX_TLB_SIZE (16 * 8)
  73. #else
  74. #define EX_TLB_SIZE (13 * 8)
  75. #endif
  76. #define START_EXCEPTION(label) \
  77. .globl exc_##label##_book3e; \
  78. exc_##label##_book3e:
  79. /* TLB miss exception prolog
  80. *
  81. * This prolog handles re-entrancy (up to 3 levels supported in the PACA
  82. * though we currently don't test for overflow). It provides you with a
  83. * re-entrancy safe working space of r10...r16 and CR with r12 being used
  84. * as the exception area pointer in the PACA for that level of re-entrancy
  85. * and r13 containing the PACA pointer.
  86. *
  87. * SRR0 and SRR1 are saved, but DEAR and ESR are not, since they don't apply
  88. * as-is for instruction exceptions. It's up to the actual exception code
  89. * to save them as well if required.
  90. */
  91. #define TLB_MISS_PROLOG \
  92. mtspr SPRN_SPRG_TLB_SCRATCH,r12; \
  93. mfspr r12,SPRN_SPRG_TLB_EXFRAME; \
  94. std r10,EX_TLB_R10(r12); \
  95. mfcr r10; \
  96. std r11,EX_TLB_R11(r12); \
  97. mfspr r11,SPRN_SPRG_TLB_SCRATCH; \
  98. std r13,EX_TLB_R13(r12); \
  99. mfspr r13,SPRN_SPRG_PACA; \
  100. std r14,EX_TLB_R14(r12); \
  101. addi r14,r12,EX_TLB_SIZE; \
  102. std r15,EX_TLB_R15(r12); \
  103. mfspr r15,SPRN_SRR1; \
  104. std r16,EX_TLB_R16(r12); \
  105. mfspr r16,SPRN_SRR0; \
  106. std r10,EX_TLB_CR(r12); \
  107. std r11,EX_TLB_R12(r12); \
  108. mtspr SPRN_SPRG_TLB_EXFRAME,r14; \
  109. std r15,EX_TLB_SRR1(r12); \
  110. std r16,EX_TLB_SRR0(r12); \
  111. TLB_MISS_PROLOG_STATS
  112. /* And these are the matching epilogs that restores things
  113. *
  114. * There are 3 epilogs:
  115. *
  116. * - SUCCESS : Unwinds one level
  117. * - ERROR : restore from level 0 and reset
  118. * - ERROR_SPECIAL : restore from current level and reset
  119. *
  120. * Normal errors use ERROR, that is, they restore the initial fault context
  121. * and trigger a fault. However, there is a special case for linear mapping
  122. * errors. Those should basically never happen, but if they do happen, we
  123. * want the error to point out the context that did that linear mapping
  124. * fault, not the initial level 0 (basically, we got a bogus PGF or something
  125. * like that). For userland errors on the linear mapping, there is no
  126. * difference since those are always level 0 anyway
  127. */
  128. #define TLB_MISS_RESTORE(freg) \
  129. ld r14,EX_TLB_CR(r12); \
  130. ld r10,EX_TLB_R10(r12); \
  131. ld r15,EX_TLB_SRR0(r12); \
  132. ld r16,EX_TLB_SRR1(r12); \
  133. mtspr SPRN_SPRG_TLB_EXFRAME,freg; \
  134. ld r11,EX_TLB_R11(r12); \
  135. mtcr r14; \
  136. ld r13,EX_TLB_R13(r12); \
  137. ld r14,EX_TLB_R14(r12); \
  138. mtspr SPRN_SRR0,r15; \
  139. ld r15,EX_TLB_R15(r12); \
  140. mtspr SPRN_SRR1,r16; \
  141. TLB_MISS_RESTORE_STATS \
  142. ld r16,EX_TLB_R16(r12); \
  143. ld r12,EX_TLB_R12(r12); \
  144. #define TLB_MISS_EPILOG_SUCCESS \
  145. TLB_MISS_RESTORE(r12)
  146. #define TLB_MISS_EPILOG_ERROR \
  147. addi r12,r13,PACA_EXTLB; \
  148. TLB_MISS_RESTORE(r12)
  149. #define TLB_MISS_EPILOG_ERROR_SPECIAL \
  150. addi r11,r13,PACA_EXTLB; \
  151. TLB_MISS_RESTORE(r11)
  152. #ifdef CONFIG_BOOK3E_MMU_TLB_STATS
  153. #define TLB_MISS_PROLOG_STATS \
  154. mflr r10; \
  155. std r8,EX_TLB_R8(r12); \
  156. std r9,EX_TLB_R9(r12); \
  157. std r10,EX_TLB_LR(r12);
  158. #define TLB_MISS_RESTORE_STATS \
  159. ld r16,EX_TLB_LR(r12); \
  160. ld r9,EX_TLB_R9(r12); \
  161. ld r8,EX_TLB_R8(r12); \
  162. mtlr r16;
  163. #define TLB_MISS_STATS_D(name) \
  164. addi r9,r13,MMSTAT_DSTATS+name; \
  165. bl tlb_stat_inc;
  166. #define TLB_MISS_STATS_I(name) \
  167. addi r9,r13,MMSTAT_ISTATS+name; \
  168. bl tlb_stat_inc;
  169. #define TLB_MISS_STATS_X(name) \
  170. ld r8,PACA_EXTLB+EX_TLB_ESR(r13); \
  171. cmpdi cr2,r8,-1; \
  172. beq cr2,61f; \
  173. addi r9,r13,MMSTAT_DSTATS+name; \
  174. b 62f; \
  175. 61: addi r9,r13,MMSTAT_ISTATS+name; \
  176. 62: bl tlb_stat_inc;
  177. #define TLB_MISS_STATS_SAVE_INFO \
  178. std r14,EX_TLB_ESR(r12); /* save ESR */
  179. #define TLB_MISS_STATS_SAVE_INFO_BOLTED \
  180. std r14,PACA_EXTLB+EX_TLB_ESR(r13); /* save ESR */
  181. #else
  182. #define TLB_MISS_PROLOG_STATS
  183. #define TLB_MISS_RESTORE_STATS
  184. #define TLB_MISS_PROLOG_STATS_BOLTED
  185. #define TLB_MISS_RESTORE_STATS_BOLTED
  186. #define TLB_MISS_STATS_D(name)
  187. #define TLB_MISS_STATS_I(name)
  188. #define TLB_MISS_STATS_X(name)
  189. #define TLB_MISS_STATS_Y(name)
  190. #define TLB_MISS_STATS_SAVE_INFO
  191. #define TLB_MISS_STATS_SAVE_INFO_BOLTED
  192. #endif
  193. #define SET_IVOR(vector_number, vector_offset) \
  194. LOAD_REG_ADDR(r3,interrupt_base_book3e);\
  195. ori r3,r3,vector_offset@l; \
  196. mtspr SPRN_IVOR##vector_number,r3;
  197. #define RFI_TO_KERNEL \
  198. rfi
  199. #define RFI_TO_USER \
  200. rfi
  201. #endif /* _ASM_POWERPC_EXCEPTION_64E_H */