iommu.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  3. * Rewrite, cleanup:
  4. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef _ASM_IOMMU_H
  21. #define _ASM_IOMMU_H
  22. #ifdef __KERNEL__
  23. #include <linux/compiler.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/device.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/bitops.h>
  28. #include <asm/machdep.h>
  29. #include <asm/types.h>
  30. #include <asm/pci-bridge.h>
  31. #define IOMMU_PAGE_SHIFT_4K 12
  32. #define IOMMU_PAGE_SIZE_4K (ASM_CONST(1) << IOMMU_PAGE_SHIFT_4K)
  33. #define IOMMU_PAGE_MASK_4K (~((1 << IOMMU_PAGE_SHIFT_4K) - 1))
  34. #define IOMMU_PAGE_ALIGN_4K(addr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE_4K)
  35. #define IOMMU_PAGE_SIZE(tblptr) (ASM_CONST(1) << (tblptr)->it_page_shift)
  36. #define IOMMU_PAGE_MASK(tblptr) (~((1 << (tblptr)->it_page_shift) - 1))
  37. #define IOMMU_PAGE_ALIGN(addr, tblptr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE(tblptr))
  38. /* Boot time flags */
  39. extern int iommu_is_off;
  40. extern int iommu_force_on;
  41. struct iommu_table_ops {
  42. /*
  43. * When called with direction==DMA_NONE, it is equal to clear().
  44. * uaddr is a linear map address.
  45. */
  46. int (*set)(struct iommu_table *tbl,
  47. long index, long npages,
  48. unsigned long uaddr,
  49. enum dma_data_direction direction,
  50. struct dma_attrs *attrs);
  51. #ifdef CONFIG_IOMMU_API
  52. /*
  53. * Exchanges existing TCE with new TCE plus direction bits;
  54. * returns old TCE and DMA direction mask.
  55. * @tce is a physical address.
  56. */
  57. int (*exchange)(struct iommu_table *tbl,
  58. long index,
  59. unsigned long *hpa,
  60. enum dma_data_direction *direction);
  61. #endif
  62. void (*clear)(struct iommu_table *tbl,
  63. long index, long npages);
  64. /* get() returns a physical address */
  65. unsigned long (*get)(struct iommu_table *tbl, long index);
  66. void (*flush)(struct iommu_table *tbl);
  67. void (*free)(struct iommu_table *tbl);
  68. };
  69. /* These are used by VIO */
  70. extern struct iommu_table_ops iommu_table_lpar_multi_ops;
  71. extern struct iommu_table_ops iommu_table_pseries_ops;
  72. /*
  73. * IOMAP_MAX_ORDER defines the largest contiguous block
  74. * of dma space we can get. IOMAP_MAX_ORDER = 13
  75. * allows up to 2**12 pages (4096 * 4096) = 16 MB
  76. */
  77. #define IOMAP_MAX_ORDER 13
  78. #define IOMMU_POOL_HASHBITS 2
  79. #define IOMMU_NR_POOLS (1 << IOMMU_POOL_HASHBITS)
  80. struct iommu_pool {
  81. unsigned long start;
  82. unsigned long end;
  83. unsigned long hint;
  84. spinlock_t lock;
  85. } ____cacheline_aligned_in_smp;
  86. struct iommu_table {
  87. unsigned long it_busno; /* Bus number this table belongs to */
  88. unsigned long it_size; /* Size of iommu table in entries */
  89. unsigned long it_indirect_levels;
  90. unsigned long it_level_size;
  91. unsigned long it_allocated_size;
  92. unsigned long it_offset; /* Offset into global table */
  93. unsigned long it_base; /* mapped address of tce table */
  94. unsigned long it_index; /* which iommu table this is */
  95. unsigned long it_type; /* type: PCI or Virtual Bus */
  96. unsigned long it_blocksize; /* Entries in each block (cacheline) */
  97. unsigned long poolsize;
  98. unsigned long nr_pools;
  99. struct iommu_pool large_pool;
  100. struct iommu_pool pools[IOMMU_NR_POOLS];
  101. unsigned long *it_map; /* A simple allocation bitmap for now */
  102. unsigned long it_page_shift;/* table iommu page size */
  103. struct list_head it_group_list;/* List of iommu_table_group_link */
  104. unsigned long *it_userspace; /* userspace view of the table */
  105. struct iommu_table_ops *it_ops;
  106. };
  107. #define IOMMU_TABLE_USERSPACE_ENTRY(tbl, entry) \
  108. ((tbl)->it_userspace ? \
  109. &((tbl)->it_userspace[(entry) - (tbl)->it_offset]) : \
  110. NULL)
  111. /* Pure 2^n version of get_order */
  112. static inline __attribute_const__
  113. int get_iommu_order(unsigned long size, struct iommu_table *tbl)
  114. {
  115. return __ilog2((size - 1) >> tbl->it_page_shift) + 1;
  116. }
  117. struct scatterlist;
  118. #ifdef CONFIG_PPC64
  119. static inline void set_iommu_table_base(struct device *dev,
  120. struct iommu_table *base)
  121. {
  122. dev->archdata.iommu_table_base = base;
  123. }
  124. static inline void *get_iommu_table_base(struct device *dev)
  125. {
  126. return dev->archdata.iommu_table_base;
  127. }
  128. extern int dma_iommu_dma_supported(struct device *dev, u64 mask);
  129. /* Frees table for an individual device node */
  130. extern void iommu_free_table(struct iommu_table *tbl, const char *node_name);
  131. /* Initializes an iommu_table based in values set in the passed-in
  132. * structure
  133. */
  134. extern struct iommu_table *iommu_init_table(struct iommu_table * tbl,
  135. int nid);
  136. #define IOMMU_TABLE_GROUP_MAX_TABLES 2
  137. struct iommu_table_group;
  138. struct iommu_table_group_ops {
  139. unsigned long (*get_table_size)(
  140. __u32 page_shift,
  141. __u64 window_size,
  142. __u32 levels);
  143. long (*create_table)(struct iommu_table_group *table_group,
  144. int num,
  145. __u32 page_shift,
  146. __u64 window_size,
  147. __u32 levels,
  148. struct iommu_table **ptbl);
  149. long (*set_window)(struct iommu_table_group *table_group,
  150. int num,
  151. struct iommu_table *tblnew);
  152. long (*unset_window)(struct iommu_table_group *table_group,
  153. int num);
  154. /* Switch ownership from platform code to external user (e.g. VFIO) */
  155. void (*take_ownership)(struct iommu_table_group *table_group);
  156. /* Switch ownership from external user (e.g. VFIO) back to core */
  157. void (*release_ownership)(struct iommu_table_group *table_group);
  158. };
  159. struct iommu_table_group_link {
  160. struct list_head next;
  161. struct rcu_head rcu;
  162. struct iommu_table_group *table_group;
  163. };
  164. struct iommu_table_group {
  165. /* IOMMU properties */
  166. __u32 tce32_start;
  167. __u32 tce32_size;
  168. __u64 pgsizes; /* Bitmap of supported page sizes */
  169. __u32 max_dynamic_windows_supported;
  170. __u32 max_levels;
  171. struct iommu_group *group;
  172. struct iommu_table *tables[IOMMU_TABLE_GROUP_MAX_TABLES];
  173. struct iommu_table_group_ops *ops;
  174. };
  175. #ifdef CONFIG_IOMMU_API
  176. extern void iommu_register_group(struct iommu_table_group *table_group,
  177. int pci_domain_number, unsigned long pe_num);
  178. extern int iommu_add_device(struct device *dev);
  179. extern void iommu_del_device(struct device *dev);
  180. extern int __init tce_iommu_bus_notifier_init(void);
  181. extern long iommu_tce_xchg(struct iommu_table *tbl, unsigned long entry,
  182. unsigned long *hpa, enum dma_data_direction *direction);
  183. #else
  184. static inline void iommu_register_group(struct iommu_table_group *table_group,
  185. int pci_domain_number,
  186. unsigned long pe_num)
  187. {
  188. }
  189. static inline int iommu_add_device(struct device *dev)
  190. {
  191. return 0;
  192. }
  193. static inline void iommu_del_device(struct device *dev)
  194. {
  195. }
  196. static inline int __init tce_iommu_bus_notifier_init(void)
  197. {
  198. return 0;
  199. }
  200. #endif /* !CONFIG_IOMMU_API */
  201. #else
  202. static inline void *get_iommu_table_base(struct device *dev)
  203. {
  204. return NULL;
  205. }
  206. static inline int dma_iommu_dma_supported(struct device *dev, u64 mask)
  207. {
  208. return 0;
  209. }
  210. #endif /* CONFIG_PPC64 */
  211. extern int ppc_iommu_map_sg(struct device *dev, struct iommu_table *tbl,
  212. struct scatterlist *sglist, int nelems,
  213. unsigned long mask,
  214. enum dma_data_direction direction,
  215. struct dma_attrs *attrs);
  216. extern void ppc_iommu_unmap_sg(struct iommu_table *tbl,
  217. struct scatterlist *sglist,
  218. int nelems,
  219. enum dma_data_direction direction,
  220. struct dma_attrs *attrs);
  221. extern void *iommu_alloc_coherent(struct device *dev, struct iommu_table *tbl,
  222. size_t size, dma_addr_t *dma_handle,
  223. unsigned long mask, gfp_t flag, int node);
  224. extern void iommu_free_coherent(struct iommu_table *tbl, size_t size,
  225. void *vaddr, dma_addr_t dma_handle);
  226. extern dma_addr_t iommu_map_page(struct device *dev, struct iommu_table *tbl,
  227. struct page *page, unsigned long offset,
  228. size_t size, unsigned long mask,
  229. enum dma_data_direction direction,
  230. struct dma_attrs *attrs);
  231. extern void iommu_unmap_page(struct iommu_table *tbl, dma_addr_t dma_handle,
  232. size_t size, enum dma_data_direction direction,
  233. struct dma_attrs *attrs);
  234. extern void iommu_init_early_pSeries(void);
  235. extern void iommu_init_early_dart(struct pci_controller_ops *controller_ops);
  236. extern void iommu_init_early_pasemi(void);
  237. extern void alloc_dart_table(void);
  238. #if defined(CONFIG_PPC64) && defined(CONFIG_PM)
  239. static inline void iommu_save(void)
  240. {
  241. if (ppc_md.iommu_save)
  242. ppc_md.iommu_save();
  243. }
  244. static inline void iommu_restore(void)
  245. {
  246. if (ppc_md.iommu_restore)
  247. ppc_md.iommu_restore();
  248. }
  249. #endif
  250. /* The API to support IOMMU operations for VFIO */
  251. extern int iommu_tce_clear_param_check(struct iommu_table *tbl,
  252. unsigned long ioba, unsigned long tce_value,
  253. unsigned long npages);
  254. extern int iommu_tce_put_param_check(struct iommu_table *tbl,
  255. unsigned long ioba, unsigned long tce);
  256. extern void iommu_flush_tce(struct iommu_table *tbl);
  257. extern int iommu_take_ownership(struct iommu_table *tbl);
  258. extern void iommu_release_ownership(struct iommu_table *tbl);
  259. extern enum dma_data_direction iommu_tce_direction(unsigned long tce);
  260. extern unsigned long iommu_direction_to_tce_perm(enum dma_data_direction dir);
  261. #endif /* __KERNEL__ */
  262. #endif /* _ASM_IOMMU_H */