mmu.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. #ifndef _ASM_POWERPC_MMU_H_
  2. #define _ASM_POWERPC_MMU_H_
  3. #ifdef __KERNEL__
  4. #include <linux/types.h>
  5. #include <asm/asm-compat.h>
  6. #include <asm/feature-fixups.h>
  7. /*
  8. * MMU features bit definitions
  9. */
  10. /*
  11. * First half is MMU families
  12. */
  13. #define MMU_FTR_HPTE_TABLE ASM_CONST(0x00000001)
  14. #define MMU_FTR_TYPE_8xx ASM_CONST(0x00000002)
  15. #define MMU_FTR_TYPE_40x ASM_CONST(0x00000004)
  16. #define MMU_FTR_TYPE_44x ASM_CONST(0x00000008)
  17. #define MMU_FTR_TYPE_FSL_E ASM_CONST(0x00000010)
  18. #define MMU_FTR_TYPE_47x ASM_CONST(0x00000020)
  19. /*
  20. * This is individual features
  21. */
  22. /* Enable use of high BAT registers */
  23. #define MMU_FTR_USE_HIGH_BATS ASM_CONST(0x00010000)
  24. /* Enable >32-bit physical addresses on 32-bit processor, only used
  25. * by CONFIG_6xx currently as BookE supports that from day 1
  26. */
  27. #define MMU_FTR_BIG_PHYS ASM_CONST(0x00020000)
  28. /* Enable use of broadcast TLB invalidations. We don't always set it
  29. * on processors that support it due to other constraints with the
  30. * use of such invalidations
  31. */
  32. #define MMU_FTR_USE_TLBIVAX_BCAST ASM_CONST(0x00040000)
  33. /* Enable use of tlbilx invalidate instructions.
  34. */
  35. #define MMU_FTR_USE_TLBILX ASM_CONST(0x00080000)
  36. /* This indicates that the processor cannot handle multiple outstanding
  37. * broadcast tlbivax or tlbsync. This makes the code use a spinlock
  38. * around such invalidate forms.
  39. */
  40. #define MMU_FTR_LOCK_BCAST_INVAL ASM_CONST(0x00100000)
  41. /* This indicates that the processor doesn't handle way selection
  42. * properly and needs SW to track and update the LRU state. This
  43. * is specific to an errata on e300c2/c3/c4 class parts
  44. */
  45. #define MMU_FTR_NEED_DTLB_SW_LRU ASM_CONST(0x00200000)
  46. /* Enable use of TLB reservation. Processor should support tlbsrx.
  47. * instruction and MAS0[WQ].
  48. */
  49. #define MMU_FTR_USE_TLBRSRV ASM_CONST(0x00800000)
  50. /* Use paired MAS registers (MAS7||MAS3, etc.)
  51. */
  52. #define MMU_FTR_USE_PAIRED_MAS ASM_CONST(0x01000000)
  53. /* Doesn't support the B bit (1T segment) in SLBIE
  54. */
  55. #define MMU_FTR_NO_SLBIE_B ASM_CONST(0x02000000)
  56. /* Support 16M large pages
  57. */
  58. #define MMU_FTR_16M_PAGE ASM_CONST(0x04000000)
  59. /* Supports TLBIEL variant
  60. */
  61. #define MMU_FTR_TLBIEL ASM_CONST(0x08000000)
  62. /* Supports tlbies w/o locking
  63. */
  64. #define MMU_FTR_LOCKLESS_TLBIE ASM_CONST(0x10000000)
  65. /* Large pages can be marked CI
  66. */
  67. #define MMU_FTR_CI_LARGE_PAGE ASM_CONST(0x20000000)
  68. /* 1T segments available
  69. */
  70. #define MMU_FTR_1T_SEGMENT ASM_CONST(0x40000000)
  71. /* MMU feature bit sets for various CPUs */
  72. #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \
  73. MMU_FTR_HPTE_TABLE | MMU_FTR_PPCAS_ARCH_V2
  74. #define MMU_FTRS_POWER4 MMU_FTRS_DEFAULT_HPTE_ARCH_V2
  75. #define MMU_FTRS_PPC970 MMU_FTRS_POWER4
  76. #define MMU_FTRS_POWER5 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
  77. #define MMU_FTRS_POWER6 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
  78. #define MMU_FTRS_POWER7 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
  79. #define MMU_FTRS_POWER8 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
  80. #define MMU_FTRS_CELL MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
  81. MMU_FTR_CI_LARGE_PAGE
  82. #define MMU_FTRS_PA6T MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
  83. MMU_FTR_CI_LARGE_PAGE | MMU_FTR_NO_SLBIE_B
  84. #ifndef __ASSEMBLY__
  85. #include <asm/cputable.h>
  86. #ifdef CONFIG_PPC_FSL_BOOK3E
  87. #include <asm/percpu.h>
  88. DECLARE_PER_CPU(int, next_tlbcam_idx);
  89. #endif
  90. static inline int mmu_has_feature(unsigned long feature)
  91. {
  92. return (cur_cpu_spec->mmu_features & feature);
  93. }
  94. static inline void mmu_clear_feature(unsigned long feature)
  95. {
  96. cur_cpu_spec->mmu_features &= ~feature;
  97. }
  98. extern unsigned int __start___mmu_ftr_fixup, __stop___mmu_ftr_fixup;
  99. /* MMU initialization */
  100. extern void early_init_mmu(void);
  101. extern void early_init_mmu_secondary(void);
  102. extern void setup_initial_memory_limit(phys_addr_t first_memblock_base,
  103. phys_addr_t first_memblock_size);
  104. #ifdef CONFIG_PPC64
  105. /* This is our real memory area size on ppc64 server, on embedded, we
  106. * make it match the size our of bolted TLB area
  107. */
  108. extern u64 ppc64_rma_size;
  109. #endif /* CONFIG_PPC64 */
  110. struct mm_struct;
  111. #ifdef CONFIG_DEBUG_VM
  112. extern void assert_pte_locked(struct mm_struct *mm, unsigned long addr);
  113. #else /* CONFIG_DEBUG_VM */
  114. static inline void assert_pte_locked(struct mm_struct *mm, unsigned long addr)
  115. {
  116. }
  117. #endif /* !CONFIG_DEBUG_VM */
  118. #endif /* !__ASSEMBLY__ */
  119. /* The kernel use the constants below to index in the page sizes array.
  120. * The use of fixed constants for this purpose is better for performances
  121. * of the low level hash refill handlers.
  122. *
  123. * A non supported page size has a "shift" field set to 0
  124. *
  125. * Any new page size being implemented can get a new entry in here. Whether
  126. * the kernel will use it or not is a different matter though. The actual page
  127. * size used by hugetlbfs is not defined here and may be made variable
  128. *
  129. * Note: This array ended up being a false good idea as it's growing to the
  130. * point where I wonder if we should replace it with something different,
  131. * to think about, feedback welcome. --BenH.
  132. */
  133. /* These are #defines as they have to be used in assembly */
  134. #define MMU_PAGE_4K 0
  135. #define MMU_PAGE_16K 1
  136. #define MMU_PAGE_64K 2
  137. #define MMU_PAGE_64K_AP 3 /* "Admixed pages" (hash64 only) */
  138. #define MMU_PAGE_256K 4
  139. #define MMU_PAGE_1M 5
  140. #define MMU_PAGE_2M 6
  141. #define MMU_PAGE_4M 7
  142. #define MMU_PAGE_8M 8
  143. #define MMU_PAGE_16M 9
  144. #define MMU_PAGE_64M 10
  145. #define MMU_PAGE_256M 11
  146. #define MMU_PAGE_1G 12
  147. #define MMU_PAGE_16G 13
  148. #define MMU_PAGE_64G 14
  149. #define MMU_PAGE_COUNT 15
  150. #if defined(CONFIG_PPC_STD_MMU_64)
  151. /* 64-bit classic hash table MMU */
  152. # include <asm/mmu-hash64.h>
  153. #elif defined(CONFIG_PPC_STD_MMU_32)
  154. /* 32-bit classic hash table MMU */
  155. # include <asm/mmu-hash32.h>
  156. #elif defined(CONFIG_40x)
  157. /* 40x-style software loaded TLB */
  158. # include <asm/mmu-40x.h>
  159. #elif defined(CONFIG_44x)
  160. /* 44x-style software loaded TLB */
  161. # include <asm/mmu-44x.h>
  162. #elif defined(CONFIG_PPC_BOOK3E_MMU)
  163. /* Freescale Book-E software loaded TLB or Book-3e (ISA 2.06+) MMU */
  164. # include <asm/mmu-book3e.h>
  165. #elif defined (CONFIG_PPC_8xx)
  166. /* Motorola/Freescale 8xx software loaded TLB */
  167. # include <asm/mmu-8xx.h>
  168. #endif
  169. #endif /* __KERNEL__ */
  170. #endif /* _ASM_POWERPC_MMU_H_ */