pci-bridge.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. #include <asm-generic/pci-bridge.h>
  14. struct device_node;
  15. /*
  16. * PCI controller operations
  17. */
  18. struct pci_controller_ops {
  19. void (*dma_dev_setup)(struct pci_dev *dev);
  20. void (*dma_bus_setup)(struct pci_bus *bus);
  21. int (*probe_mode)(struct pci_bus *);
  22. /* Called when pci_enable_device() is called. Returns true to
  23. * allow assignment/enabling of the device. */
  24. bool (*enable_device_hook)(struct pci_dev *);
  25. void (*disable_device)(struct pci_dev *);
  26. void (*release_device)(struct pci_dev *);
  27. /* Called during PCI resource reassignment */
  28. resource_size_t (*window_alignment)(struct pci_bus *, unsigned long type);
  29. void (*reset_secondary_bus)(struct pci_dev *dev);
  30. #ifdef CONFIG_PCI_MSI
  31. int (*setup_msi_irqs)(struct pci_dev *dev,
  32. int nvec, int type);
  33. void (*teardown_msi_irqs)(struct pci_dev *dev);
  34. #endif
  35. int (*dma_set_mask)(struct pci_dev *dev, u64 dma_mask);
  36. u64 (*dma_get_required_mask)(struct pci_dev *dev);
  37. void (*shutdown)(struct pci_controller *);
  38. };
  39. /*
  40. * Structure of a PCI controller (host bridge)
  41. */
  42. struct pci_controller {
  43. struct pci_bus *bus;
  44. char is_dynamic;
  45. #ifdef CONFIG_PPC64
  46. int node;
  47. #endif
  48. struct device_node *dn;
  49. struct list_head list_node;
  50. struct device *parent;
  51. int first_busno;
  52. int last_busno;
  53. int self_busno;
  54. struct resource busn;
  55. void __iomem *io_base_virt;
  56. #ifdef CONFIG_PPC64
  57. void *io_base_alloc;
  58. #endif
  59. resource_size_t io_base_phys;
  60. resource_size_t pci_io_size;
  61. /* Some machines have a special region to forward the ISA
  62. * "memory" cycles such as VGA memory regions. Left to 0
  63. * if unsupported
  64. */
  65. resource_size_t isa_mem_phys;
  66. resource_size_t isa_mem_size;
  67. struct pci_controller_ops controller_ops;
  68. struct pci_ops *ops;
  69. unsigned int __iomem *cfg_addr;
  70. void __iomem *cfg_data;
  71. /*
  72. * Used for variants of PCI indirect handling and possible quirks:
  73. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  74. * EXT_REG - provides access to PCI-e extended registers
  75. * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
  76. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  77. * to determine which bus number to match on when generating type0
  78. * config cycles
  79. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  80. * hanging if we don't have link and try to do config cycles to
  81. * anything but the PHB. Only allow talking to the PHB if this is
  82. * set.
  83. * BIG_ENDIAN - cfg_addr is a big endian register
  84. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  85. * the PLB4. Effectively disable MRM commands by setting this.
  86. * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
  87. * link status is in a RC PCIe cfg register (vs being a SoC register)
  88. */
  89. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  90. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  91. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  92. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  93. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  94. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  95. #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
  96. u32 indirect_type;
  97. /* Currently, we limit ourselves to 1 IO range and 3 mem
  98. * ranges since the common pci_bus structure can't handle more
  99. */
  100. struct resource io_resource;
  101. struct resource mem_resources[3];
  102. resource_size_t mem_offset[3];
  103. int global_number; /* PCI domain number */
  104. resource_size_t dma_window_base_cur;
  105. resource_size_t dma_window_size;
  106. #ifdef CONFIG_PPC64
  107. unsigned long buid;
  108. struct pci_dn *pci_data;
  109. #endif /* CONFIG_PPC64 */
  110. void *private_data;
  111. };
  112. /* These are used for config access before all the PCI probing
  113. has been done. */
  114. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  115. int dev_fn, int where, u8 *val);
  116. extern int early_read_config_word(struct pci_controller *hose, int bus,
  117. int dev_fn, int where, u16 *val);
  118. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  119. int dev_fn, int where, u32 *val);
  120. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  121. int dev_fn, int where, u8 val);
  122. extern int early_write_config_word(struct pci_controller *hose, int bus,
  123. int dev_fn, int where, u16 val);
  124. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  125. int dev_fn, int where, u32 val);
  126. extern int early_find_capability(struct pci_controller *hose, int bus,
  127. int dev_fn, int cap);
  128. extern void setup_indirect_pci(struct pci_controller* hose,
  129. resource_size_t cfg_addr,
  130. resource_size_t cfg_data, u32 flags);
  131. extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
  132. int offset, int len, u32 *val);
  133. extern int __indirect_read_config(struct pci_controller *hose,
  134. unsigned char bus_number, unsigned int devfn,
  135. int offset, int len, u32 *val);
  136. extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
  137. int offset, int len, u32 val);
  138. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  139. {
  140. return bus->sysdata;
  141. }
  142. #ifndef CONFIG_PPC64
  143. extern int pci_device_from_OF_node(struct device_node *node,
  144. u8 *bus, u8 *devfn);
  145. extern void pci_create_OF_bus_map(void);
  146. static inline int isa_vaddr_is_ioport(void __iomem *address)
  147. {
  148. /* No specific ISA handling on ppc32 at this stage, it
  149. * all goes through PCI
  150. */
  151. return 0;
  152. }
  153. #else /* CONFIG_PPC64 */
  154. /*
  155. * PCI stuff, for nodes representing PCI devices, pointed to
  156. * by device_node->data.
  157. */
  158. struct iommu_table;
  159. struct pci_dn {
  160. int flags;
  161. #define PCI_DN_FLAG_IOV_VF 0x01
  162. int busno; /* pci bus number */
  163. int devfn; /* pci device and function number */
  164. int vendor_id; /* Vendor ID */
  165. int device_id; /* Device ID */
  166. int class_code; /* Device class code */
  167. struct pci_dn *parent;
  168. struct pci_controller *phb; /* for pci devices */
  169. struct iommu_table_group *table_group; /* for phb's or bridges */
  170. struct device_node *node; /* back-pointer to the device_node */
  171. int pci_ext_config_space; /* for pci devices */
  172. #ifdef CONFIG_EEH
  173. struct eeh_dev *edev; /* eeh device */
  174. #endif
  175. #define IODA_INVALID_PE (-1)
  176. #ifdef CONFIG_PPC_POWERNV
  177. int pe_number;
  178. #ifdef CONFIG_PCI_IOV
  179. u16 vfs_expanded; /* number of VFs IOV BAR expanded */
  180. u16 num_vfs; /* number of VFs enabled*/
  181. int offset; /* PE# for the first VF PE */
  182. #define M64_PER_IOV 4
  183. int m64_per_iov;
  184. #define IODA_INVALID_M64 (-1)
  185. int m64_wins[PCI_SRIOV_NUM_BARS][M64_PER_IOV];
  186. #endif /* CONFIG_PCI_IOV */
  187. #endif
  188. struct list_head child_list;
  189. struct list_head list;
  190. };
  191. /* Get the pointer to a device_node's pci_dn */
  192. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  193. extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
  194. int devfn);
  195. extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
  196. extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
  197. extern void remove_dev_pci_data(struct pci_dev *pdev);
  198. extern void *update_dn_pci_info(struct device_node *dn, void *data);
  199. static inline int pci_device_from_OF_node(struct device_node *np,
  200. u8 *bus, u8 *devfn)
  201. {
  202. if (!PCI_DN(np))
  203. return -ENODEV;
  204. *bus = PCI_DN(np)->busno;
  205. *devfn = PCI_DN(np)->devfn;
  206. return 0;
  207. }
  208. #if defined(CONFIG_EEH)
  209. static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
  210. {
  211. return pdn ? pdn->edev : NULL;
  212. }
  213. #else
  214. #define pdn_to_eeh_dev(x) (NULL)
  215. #endif
  216. /** Find the bus corresponding to the indicated device node */
  217. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  218. /** Remove all of the PCI devices under this bus */
  219. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  220. /** Discover new pci devices under this bus, and add them */
  221. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  222. extern void isa_bridge_find_early(struct pci_controller *hose);
  223. static inline int isa_vaddr_is_ioport(void __iomem *address)
  224. {
  225. /* Check if address hits the reserved legacy IO range */
  226. unsigned long ea = (unsigned long)address;
  227. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  228. }
  229. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  230. extern int pcibios_map_io_space(struct pci_bus *bus);
  231. #ifdef CONFIG_NUMA
  232. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  233. #else
  234. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  235. #endif
  236. #endif /* CONFIG_PPC64 */
  237. /* Get the PCI host controller for an OF device */
  238. extern struct pci_controller *pci_find_hose_for_OF_device(
  239. struct device_node* node);
  240. /* Fill up host controller resources from the OF node */
  241. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  242. struct device_node *dev, int primary);
  243. /* Allocate & free a PCI host bridge structure */
  244. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  245. extern void pcibios_free_controller(struct pci_controller *phb);
  246. #ifdef CONFIG_PCI
  247. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  248. #else
  249. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  250. {
  251. return 0;
  252. }
  253. #endif /* CONFIG_PCI */
  254. #endif /* __KERNEL__ */
  255. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */