ucc.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * arch/powerpc/sysdev/qe_lib/ucc.c
  3. *
  4. * QE UCC API Set - UCC specific routines implementations.
  5. *
  6. * Copyright (C) 2006 Freescale Semiconductor, Inc. All rights reserved.
  7. *
  8. * Authors: Shlomi Gridish <gridish@freescale.com>
  9. * Li Yang <leoli@freescale.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/stddef.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/export.h>
  21. #include <asm/irq.h>
  22. #include <asm/io.h>
  23. #include <asm/immap_qe.h>
  24. #include <asm/qe.h>
  25. #include <asm/ucc.h>
  26. int ucc_set_qe_mux_mii_mng(unsigned int ucc_num)
  27. {
  28. unsigned long flags;
  29. if (ucc_num > UCC_MAX_NUM - 1)
  30. return -EINVAL;
  31. spin_lock_irqsave(&cmxgcr_lock, flags);
  32. clrsetbits_be32(&qe_immr->qmx.cmxgcr, QE_CMXGCR_MII_ENET_MNG,
  33. ucc_num << QE_CMXGCR_MII_ENET_MNG_SHIFT);
  34. spin_unlock_irqrestore(&cmxgcr_lock, flags);
  35. return 0;
  36. }
  37. EXPORT_SYMBOL(ucc_set_qe_mux_mii_mng);
  38. /* Configure the UCC to either Slow or Fast.
  39. *
  40. * A given UCC can be figured to support either "slow" devices (e.g. UART)
  41. * or "fast" devices (e.g. Ethernet).
  42. *
  43. * 'ucc_num' is the UCC number, from 0 - 7.
  44. *
  45. * This function also sets the UCC_GUEMR_SET_RESERVED3 bit because that bit
  46. * must always be set to 1.
  47. */
  48. int ucc_set_type(unsigned int ucc_num, enum ucc_speed_type speed)
  49. {
  50. u8 __iomem *guemr;
  51. /* The GUEMR register is at the same location for both slow and fast
  52. devices, so we just use uccX.slow.guemr. */
  53. switch (ucc_num) {
  54. case 0: guemr = &qe_immr->ucc1.slow.guemr;
  55. break;
  56. case 1: guemr = &qe_immr->ucc2.slow.guemr;
  57. break;
  58. case 2: guemr = &qe_immr->ucc3.slow.guemr;
  59. break;
  60. case 3: guemr = &qe_immr->ucc4.slow.guemr;
  61. break;
  62. case 4: guemr = &qe_immr->ucc5.slow.guemr;
  63. break;
  64. case 5: guemr = &qe_immr->ucc6.slow.guemr;
  65. break;
  66. case 6: guemr = &qe_immr->ucc7.slow.guemr;
  67. break;
  68. case 7: guemr = &qe_immr->ucc8.slow.guemr;
  69. break;
  70. default:
  71. return -EINVAL;
  72. }
  73. clrsetbits_8(guemr, UCC_GUEMR_MODE_MASK,
  74. UCC_GUEMR_SET_RESERVED3 | speed);
  75. return 0;
  76. }
  77. static void get_cmxucr_reg(unsigned int ucc_num, __be32 __iomem **cmxucr,
  78. unsigned int *reg_num, unsigned int *shift)
  79. {
  80. unsigned int cmx = ((ucc_num & 1) << 1) + (ucc_num > 3);
  81. *reg_num = cmx + 1;
  82. *cmxucr = &qe_immr->qmx.cmxucr[cmx];
  83. *shift = 16 - 8 * (ucc_num & 2);
  84. }
  85. int ucc_mux_set_grant_tsa_bkpt(unsigned int ucc_num, int set, u32 mask)
  86. {
  87. __be32 __iomem *cmxucr;
  88. unsigned int reg_num;
  89. unsigned int shift;
  90. /* check if the UCC number is in range. */
  91. if (ucc_num > UCC_MAX_NUM - 1)
  92. return -EINVAL;
  93. get_cmxucr_reg(ucc_num, &cmxucr, &reg_num, &shift);
  94. if (set)
  95. setbits32(cmxucr, mask << shift);
  96. else
  97. clrbits32(cmxucr, mask << shift);
  98. return 0;
  99. }
  100. int ucc_set_qe_mux_rxtx(unsigned int ucc_num, enum qe_clock clock,
  101. enum comm_dir mode)
  102. {
  103. __be32 __iomem *cmxucr;
  104. unsigned int reg_num;
  105. unsigned int shift;
  106. u32 clock_bits = 0;
  107. /* check if the UCC number is in range. */
  108. if (ucc_num > UCC_MAX_NUM - 1)
  109. return -EINVAL;
  110. /* The communications direction must be RX or TX */
  111. if (!((mode == COMM_DIR_RX) || (mode == COMM_DIR_TX)))
  112. return -EINVAL;
  113. get_cmxucr_reg(ucc_num, &cmxucr, &reg_num, &shift);
  114. switch (reg_num) {
  115. case 1:
  116. switch (clock) {
  117. case QE_BRG1: clock_bits = 1; break;
  118. case QE_BRG2: clock_bits = 2; break;
  119. case QE_BRG7: clock_bits = 3; break;
  120. case QE_BRG8: clock_bits = 4; break;
  121. case QE_CLK9: clock_bits = 5; break;
  122. case QE_CLK10: clock_bits = 6; break;
  123. case QE_CLK11: clock_bits = 7; break;
  124. case QE_CLK12: clock_bits = 8; break;
  125. case QE_CLK15: clock_bits = 9; break;
  126. case QE_CLK16: clock_bits = 10; break;
  127. default: break;
  128. }
  129. break;
  130. case 2:
  131. switch (clock) {
  132. case QE_BRG5: clock_bits = 1; break;
  133. case QE_BRG6: clock_bits = 2; break;
  134. case QE_BRG7: clock_bits = 3; break;
  135. case QE_BRG8: clock_bits = 4; break;
  136. case QE_CLK13: clock_bits = 5; break;
  137. case QE_CLK14: clock_bits = 6; break;
  138. case QE_CLK19: clock_bits = 7; break;
  139. case QE_CLK20: clock_bits = 8; break;
  140. case QE_CLK15: clock_bits = 9; break;
  141. case QE_CLK16: clock_bits = 10; break;
  142. default: break;
  143. }
  144. break;
  145. case 3:
  146. switch (clock) {
  147. case QE_BRG9: clock_bits = 1; break;
  148. case QE_BRG10: clock_bits = 2; break;
  149. case QE_BRG15: clock_bits = 3; break;
  150. case QE_BRG16: clock_bits = 4; break;
  151. case QE_CLK3: clock_bits = 5; break;
  152. case QE_CLK4: clock_bits = 6; break;
  153. case QE_CLK17: clock_bits = 7; break;
  154. case QE_CLK18: clock_bits = 8; break;
  155. case QE_CLK7: clock_bits = 9; break;
  156. case QE_CLK8: clock_bits = 10; break;
  157. case QE_CLK16: clock_bits = 11; break;
  158. default: break;
  159. }
  160. break;
  161. case 4:
  162. switch (clock) {
  163. case QE_BRG13: clock_bits = 1; break;
  164. case QE_BRG14: clock_bits = 2; break;
  165. case QE_BRG15: clock_bits = 3; break;
  166. case QE_BRG16: clock_bits = 4; break;
  167. case QE_CLK5: clock_bits = 5; break;
  168. case QE_CLK6: clock_bits = 6; break;
  169. case QE_CLK21: clock_bits = 7; break;
  170. case QE_CLK22: clock_bits = 8; break;
  171. case QE_CLK7: clock_bits = 9; break;
  172. case QE_CLK8: clock_bits = 10; break;
  173. case QE_CLK16: clock_bits = 11; break;
  174. default: break;
  175. }
  176. break;
  177. default: break;
  178. }
  179. /* Check for invalid combination of clock and UCC number */
  180. if (!clock_bits)
  181. return -ENOENT;
  182. if (mode == COMM_DIR_RX)
  183. shift += 4;
  184. clrsetbits_be32(cmxucr, QE_CMXUCR_TX_CLK_SRC_MASK << shift,
  185. clock_bits << shift);
  186. return 0;
  187. }