irq.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * arch/sh/boards/dreamcast/irq.c
  3. *
  4. * Holly IRQ support for the Sega Dreamcast.
  5. *
  6. * Copyright (c) 2001, 2002 M. R. Brown <mrbrown@0xd6.org>
  7. *
  8. * This file is part of the LinuxDC project (www.linuxdc.org)
  9. * Released under the terms of the GNU GPL v2.0
  10. */
  11. #include <linux/irq.h>
  12. #include <linux/io.h>
  13. #include <linux/irq.h>
  14. #include <linux/export.h>
  15. #include <linux/err.h>
  16. #include <mach/sysasic.h>
  17. /*
  18. * Dreamcast System ASIC Hardware Events -
  19. *
  20. * The Dreamcast's System ASIC (a.k.a. Holly) is responsible for receiving
  21. * hardware events from system peripherals and triggering an SH7750 IRQ.
  22. * Hardware events can trigger IRQs 13, 11, or 9 depending on which bits are
  23. * set in the Event Mask Registers (EMRs). When a hardware event is
  24. * triggered, its corresponding bit in the Event Status Registers (ESRs)
  25. * is set, and that bit should be rewritten to the ESR to acknowledge that
  26. * event.
  27. *
  28. * There are three 32-bit ESRs located at 0xa05f6900 - 0xa05f6908. Event
  29. * types can be found in arch/sh/include/mach-dreamcast/mach/sysasic.h.
  30. * There are three groups of EMRs that parallel the ESRs. Each EMR group
  31. * corresponds to an IRQ, so 0xa05f6910 - 0xa05f6918 triggers IRQ 13,
  32. * 0xa05f6920 - 0xa05f6928 triggers IRQ 11, and 0xa05f6930 - 0xa05f6938
  33. * triggers IRQ 9.
  34. *
  35. * In the kernel, these events are mapped to virtual IRQs so that drivers can
  36. * respond to them as they would a normal interrupt. In order to keep this
  37. * mapping simple, the events are mapped as:
  38. *
  39. * 6900/6910 - Events 0-31, IRQ 13
  40. * 6904/6924 - Events 32-63, IRQ 11
  41. * 6908/6938 - Events 64-95, IRQ 9
  42. *
  43. */
  44. #define ESR_BASE 0x005f6900 /* Base event status register */
  45. #define EMR_BASE 0x005f6910 /* Base event mask register */
  46. /*
  47. * Helps us determine the EMR group that this event belongs to: 0 = 0x6910,
  48. * 1 = 0x6920, 2 = 0x6930; also determine the event offset.
  49. */
  50. #define LEVEL(event) (((event) - HW_EVENT_IRQ_BASE) / 32)
  51. /* Return the hardware event's bit position within the EMR/ESR */
  52. #define EVENT_BIT(event) (((event) - HW_EVENT_IRQ_BASE) & 31)
  53. /*
  54. * For each of these *_irq routines, the IRQ passed in is the virtual IRQ
  55. * (logically mapped to the corresponding bit for the hardware event).
  56. */
  57. /* Disable the hardware event by masking its bit in its EMR */
  58. static inline void disable_systemasic_irq(struct irq_data *data)
  59. {
  60. unsigned int irq = data->irq;
  61. __u32 emr = EMR_BASE + (LEVEL(irq) << 4) + (LEVEL(irq) << 2);
  62. __u32 mask;
  63. mask = inl(emr);
  64. mask &= ~(1 << EVENT_BIT(irq));
  65. outl(mask, emr);
  66. }
  67. /* Enable the hardware event by setting its bit in its EMR */
  68. static inline void enable_systemasic_irq(struct irq_data *data)
  69. {
  70. unsigned int irq = data->irq;
  71. __u32 emr = EMR_BASE + (LEVEL(irq) << 4) + (LEVEL(irq) << 2);
  72. __u32 mask;
  73. mask = inl(emr);
  74. mask |= (1 << EVENT_BIT(irq));
  75. outl(mask, emr);
  76. }
  77. /* Acknowledge a hardware event by writing its bit back to its ESR */
  78. static void mask_ack_systemasic_irq(struct irq_data *data)
  79. {
  80. unsigned int irq = data->irq;
  81. __u32 esr = ESR_BASE + (LEVEL(irq) << 2);
  82. disable_systemasic_irq(data);
  83. outl((1 << EVENT_BIT(irq)), esr);
  84. }
  85. struct irq_chip systemasic_int = {
  86. .name = "System ASIC",
  87. .irq_mask = disable_systemasic_irq,
  88. .irq_mask_ack = mask_ack_systemasic_irq,
  89. .irq_unmask = enable_systemasic_irq,
  90. };
  91. /*
  92. * Map the hardware event indicated by the processor IRQ to a virtual IRQ.
  93. */
  94. int systemasic_irq_demux(int irq)
  95. {
  96. __u32 emr, esr, status, level;
  97. __u32 j, bit;
  98. switch (irq) {
  99. case 13:
  100. level = 0;
  101. break;
  102. case 11:
  103. level = 1;
  104. break;
  105. case 9:
  106. level = 2;
  107. break;
  108. default:
  109. return irq;
  110. }
  111. emr = EMR_BASE + (level << 4) + (level << 2);
  112. esr = ESR_BASE + (level << 2);
  113. /* Mask the ESR to filter any spurious, unwanted interrupts */
  114. status = inl(esr);
  115. status &= inl(emr);
  116. /* Now scan and find the first set bit as the event to map */
  117. for (bit = 1, j = 0; j < 32; bit <<= 1, j++) {
  118. if (status & bit) {
  119. irq = HW_EVENT_IRQ_BASE + j + (level << 5);
  120. return irq;
  121. }
  122. }
  123. /* Not reached */
  124. return irq;
  125. }
  126. void systemasic_irq_init(void)
  127. {
  128. int irq_base, i;
  129. irq_base = irq_alloc_descs(HW_EVENT_IRQ_BASE, HW_EVENT_IRQ_BASE,
  130. HW_EVENT_IRQ_MAX - HW_EVENT_IRQ_BASE, -1);
  131. if (IS_ERR_VALUE(irq_base)) {
  132. pr_err("%s: failed hooking irqs\n", __func__);
  133. return;
  134. }
  135. for (i = HW_EVENT_IRQ_BASE; i < HW_EVENT_IRQ_MAX; i++)
  136. irq_set_chip_and_handler(i, &systemasic_int, handle_level_irq);
  137. }