clear_page.S 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /* clear_page.S: UltraSparc optimized clear page.
  2. *
  3. * Copyright (C) 1996, 1998, 1999, 2000, 2004 David S. Miller (davem@redhat.com)
  4. * Copyright (C) 1997 Jakub Jelinek (jakub@redhat.com)
  5. */
  6. #include <asm/visasm.h>
  7. #include <asm/thread_info.h>
  8. #include <asm/page.h>
  9. #include <asm/pgtable.h>
  10. #include <asm/spitfire.h>
  11. #include <asm/head.h>
  12. /* What we used to do was lock a TLB entry into a specific
  13. * TLB slot, clear the page with interrupts disabled, then
  14. * restore the original TLB entry. This was great for
  15. * disturbing the TLB as little as possible, but it meant
  16. * we had to keep interrupts disabled for a long time.
  17. *
  18. * Now, we simply use the normal TLB loading mechanism,
  19. * and this makes the cpu choose a slot all by itself.
  20. * Then we do a normal TLB flush on exit. We need only
  21. * disable preemption during the clear.
  22. */
  23. .text
  24. .globl _clear_page
  25. _clear_page: /* %o0=dest */
  26. ba,pt %xcc, clear_page_common
  27. clr %o4
  28. /* This thing is pretty important, it shows up
  29. * on the profiles via do_anonymous_page().
  30. */
  31. .align 32
  32. .globl clear_user_page
  33. clear_user_page: /* %o0=dest, %o1=vaddr */
  34. lduw [%g6 + TI_PRE_COUNT], %o2
  35. sethi %hi(PAGE_OFFSET), %g2
  36. sethi %hi(PAGE_SIZE), %o4
  37. ldx [%g2 + %lo(PAGE_OFFSET)], %g2
  38. sethi %hi(PAGE_KERNEL_LOCKED), %g3
  39. ldx [%g3 + %lo(PAGE_KERNEL_LOCKED)], %g3
  40. sub %o0, %g2, %g1 ! paddr
  41. and %o1, %o4, %o0 ! vaddr D-cache alias bit
  42. or %g1, %g3, %g1 ! TTE data
  43. sethi %hi(TLBTEMP_BASE), %o3
  44. add %o2, 1, %o4
  45. add %o0, %o3, %o0 ! TTE vaddr
  46. /* Disable preemption. */
  47. mov TLB_TAG_ACCESS, %g3
  48. stw %o4, [%g6 + TI_PRE_COUNT]
  49. /* Load TLB entry. */
  50. rdpr %pstate, %o4
  51. wrpr %o4, PSTATE_IE, %pstate
  52. stxa %o0, [%g3] ASI_DMMU
  53. stxa %g1, [%g0] ASI_DTLB_DATA_IN
  54. sethi %hi(KERNBASE), %g1
  55. flush %g1
  56. wrpr %o4, 0x0, %pstate
  57. mov 1, %o4
  58. clear_page_common:
  59. VISEntryHalf
  60. membar #StoreLoad | #StoreStore | #LoadStore
  61. fzero %f0
  62. sethi %hi(PAGE_SIZE/64), %o1
  63. mov %o0, %g1 ! remember vaddr for tlbflush
  64. fzero %f2
  65. or %o1, %lo(PAGE_SIZE/64), %o1
  66. faddd %f0, %f2, %f4
  67. fmuld %f0, %f2, %f6
  68. faddd %f0, %f2, %f8
  69. fmuld %f0, %f2, %f10
  70. faddd %f0, %f2, %f12
  71. fmuld %f0, %f2, %f14
  72. 1: stda %f0, [%o0 + %g0] ASI_BLK_P
  73. subcc %o1, 1, %o1
  74. bne,pt %icc, 1b
  75. add %o0, 0x40, %o0
  76. membar #Sync
  77. VISExitHalf
  78. brz,pn %o4, out
  79. nop
  80. stxa %g0, [%g1] ASI_DMMU_DEMAP
  81. membar #Sync
  82. stw %o2, [%g6 + TI_PRE_COUNT]
  83. out: retl
  84. nop