hyperv.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. #ifndef _ASM_X86_HYPERV_H
  2. #define _ASM_X86_HYPERV_H
  3. #include <linux/types.h>
  4. /*
  5. * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
  6. * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
  7. */
  8. #define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
  9. #define HYPERV_CPUID_INTERFACE 0x40000001
  10. #define HYPERV_CPUID_VERSION 0x40000002
  11. #define HYPERV_CPUID_FEATURES 0x40000003
  12. #define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004
  13. #define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005
  14. #define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000
  15. #define HYPERV_CPUID_MIN 0x40000005
  16. #define HYPERV_CPUID_MAX 0x4000ffff
  17. /*
  18. * Feature identification. EAX indicates which features are available
  19. * to the partition based upon the current partition privileges.
  20. */
  21. /* VP Runtime (HV_X64_MSR_VP_RUNTIME) available */
  22. #define HV_X64_MSR_VP_RUNTIME_AVAILABLE (1 << 0)
  23. /* Partition Reference Counter (HV_X64_MSR_TIME_REF_COUNT) available*/
  24. #define HV_X64_MSR_TIME_REF_COUNT_AVAILABLE (1 << 1)
  25. /* Partition reference TSC MSR is available */
  26. #define HV_X64_MSR_REFERENCE_TSC_AVAILABLE (1 << 9)
  27. /* A partition's reference time stamp counter (TSC) page */
  28. #define HV_X64_MSR_REFERENCE_TSC 0x40000021
  29. /*
  30. * There is a single feature flag that signifies the presence of the MSR
  31. * that can be used to retrieve both the local APIC Timer frequency as
  32. * well as the TSC frequency.
  33. */
  34. /* Local APIC timer frequency MSR (HV_X64_MSR_APIC_FREQUENCY) is available */
  35. #define HV_X64_MSR_APIC_FREQUENCY_AVAILABLE (1 << 11)
  36. /* TSC frequency MSR (HV_X64_MSR_TSC_FREQUENCY) is available */
  37. #define HV_X64_MSR_TSC_FREQUENCY_AVAILABLE (1 << 11)
  38. /*
  39. * Basic SynIC MSRs (HV_X64_MSR_SCONTROL through HV_X64_MSR_EOM
  40. * and HV_X64_MSR_SINT0 through HV_X64_MSR_SINT15) available
  41. */
  42. #define HV_X64_MSR_SYNIC_AVAILABLE (1 << 2)
  43. /*
  44. * Synthetic Timer MSRs (HV_X64_MSR_STIMER0_CONFIG through
  45. * HV_X64_MSR_STIMER3_COUNT) available
  46. */
  47. #define HV_X64_MSR_SYNTIMER_AVAILABLE (1 << 3)
  48. /*
  49. * APIC access MSRs (HV_X64_MSR_EOI, HV_X64_MSR_ICR and HV_X64_MSR_TPR)
  50. * are available
  51. */
  52. #define HV_X64_MSR_APIC_ACCESS_AVAILABLE (1 << 4)
  53. /* Hypercall MSRs (HV_X64_MSR_GUEST_OS_ID and HV_X64_MSR_HYPERCALL) available*/
  54. #define HV_X64_MSR_HYPERCALL_AVAILABLE (1 << 5)
  55. /* Access virtual processor index MSR (HV_X64_MSR_VP_INDEX) available*/
  56. #define HV_X64_MSR_VP_INDEX_AVAILABLE (1 << 6)
  57. /* Virtual system reset MSR (HV_X64_MSR_RESET) is available*/
  58. #define HV_X64_MSR_RESET_AVAILABLE (1 << 7)
  59. /*
  60. * Access statistics pages MSRs (HV_X64_MSR_STATS_PARTITION_RETAIL_PAGE,
  61. * HV_X64_MSR_STATS_PARTITION_INTERNAL_PAGE, HV_X64_MSR_STATS_VP_RETAIL_PAGE,
  62. * HV_X64_MSR_STATS_VP_INTERNAL_PAGE) available
  63. */
  64. #define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8)
  65. /*
  66. * Feature identification: EBX indicates which flags were specified at
  67. * partition creation. The format is the same as the partition creation
  68. * flag structure defined in section Partition Creation Flags.
  69. */
  70. #define HV_X64_CREATE_PARTITIONS (1 << 0)
  71. #define HV_X64_ACCESS_PARTITION_ID (1 << 1)
  72. #define HV_X64_ACCESS_MEMORY_POOL (1 << 2)
  73. #define HV_X64_ADJUST_MESSAGE_BUFFERS (1 << 3)
  74. #define HV_X64_POST_MESSAGES (1 << 4)
  75. #define HV_X64_SIGNAL_EVENTS (1 << 5)
  76. #define HV_X64_CREATE_PORT (1 << 6)
  77. #define HV_X64_CONNECT_PORT (1 << 7)
  78. #define HV_X64_ACCESS_STATS (1 << 8)
  79. #define HV_X64_DEBUGGING (1 << 11)
  80. #define HV_X64_CPU_POWER_MANAGEMENT (1 << 12)
  81. #define HV_X64_CONFIGURE_PROFILER (1 << 13)
  82. /*
  83. * Feature identification. EDX indicates which miscellaneous features
  84. * are available to the partition.
  85. */
  86. /* The MWAIT instruction is available (per section MONITOR / MWAIT) */
  87. #define HV_X64_MWAIT_AVAILABLE (1 << 0)
  88. /* Guest debugging support is available */
  89. #define HV_X64_GUEST_DEBUGGING_AVAILABLE (1 << 1)
  90. /* Performance Monitor support is available*/
  91. #define HV_X64_PERF_MONITOR_AVAILABLE (1 << 2)
  92. /* Support for physical CPU dynamic partitioning events is available*/
  93. #define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE (1 << 3)
  94. /*
  95. * Support for passing hypercall input parameter block via XMM
  96. * registers is available
  97. */
  98. #define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE (1 << 4)
  99. /* Support for a virtual guest idle state is available */
  100. #define HV_X64_GUEST_IDLE_STATE_AVAILABLE (1 << 5)
  101. /* Guest crash data handler available */
  102. #define HV_X64_GUEST_CRASH_MSR_AVAILABLE (1 << 10)
  103. /*
  104. * Implementation recommendations. Indicates which behaviors the hypervisor
  105. * recommends the OS implement for optimal performance.
  106. */
  107. /*
  108. * Recommend using hypercall for address space switches rather
  109. * than MOV to CR3 instruction
  110. */
  111. #define HV_X64_MWAIT_RECOMMENDED (1 << 0)
  112. /* Recommend using hypercall for local TLB flushes rather
  113. * than INVLPG or MOV to CR3 instructions */
  114. #define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED (1 << 1)
  115. /*
  116. * Recommend using hypercall for remote TLB flushes rather
  117. * than inter-processor interrupts
  118. */
  119. #define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED (1 << 2)
  120. /*
  121. * Recommend using MSRs for accessing APIC registers
  122. * EOI, ICR and TPR rather than their memory-mapped counterparts
  123. */
  124. #define HV_X64_APIC_ACCESS_RECOMMENDED (1 << 3)
  125. /* Recommend using the hypervisor-provided MSR to initiate a system RESET */
  126. #define HV_X64_SYSTEM_RESET_RECOMMENDED (1 << 4)
  127. /*
  128. * Recommend using relaxed timing for this partition. If used,
  129. * the VM should disable any watchdog timeouts that rely on the
  130. * timely delivery of external interrupts
  131. */
  132. #define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5)
  133. /* MSR used to identify the guest OS. */
  134. #define HV_X64_MSR_GUEST_OS_ID 0x40000000
  135. /* MSR used to setup pages used to communicate with the hypervisor. */
  136. #define HV_X64_MSR_HYPERCALL 0x40000001
  137. /* MSR used to provide vcpu index */
  138. #define HV_X64_MSR_VP_INDEX 0x40000002
  139. /* MSR used to reset the guest OS. */
  140. #define HV_X64_MSR_RESET 0x40000003
  141. /* MSR used to provide vcpu runtime in 100ns units */
  142. #define HV_X64_MSR_VP_RUNTIME 0x40000010
  143. /* MSR used to read the per-partition time reference counter */
  144. #define HV_X64_MSR_TIME_REF_COUNT 0x40000020
  145. /* MSR used to retrieve the TSC frequency */
  146. #define HV_X64_MSR_TSC_FREQUENCY 0x40000022
  147. /* MSR used to retrieve the local APIC timer frequency */
  148. #define HV_X64_MSR_APIC_FREQUENCY 0x40000023
  149. /* Define the virtual APIC registers */
  150. #define HV_X64_MSR_EOI 0x40000070
  151. #define HV_X64_MSR_ICR 0x40000071
  152. #define HV_X64_MSR_TPR 0x40000072
  153. #define HV_X64_MSR_APIC_ASSIST_PAGE 0x40000073
  154. /* Define synthetic interrupt controller model specific registers. */
  155. #define HV_X64_MSR_SCONTROL 0x40000080
  156. #define HV_X64_MSR_SVERSION 0x40000081
  157. #define HV_X64_MSR_SIEFP 0x40000082
  158. #define HV_X64_MSR_SIMP 0x40000083
  159. #define HV_X64_MSR_EOM 0x40000084
  160. #define HV_X64_MSR_SINT0 0x40000090
  161. #define HV_X64_MSR_SINT1 0x40000091
  162. #define HV_X64_MSR_SINT2 0x40000092
  163. #define HV_X64_MSR_SINT3 0x40000093
  164. #define HV_X64_MSR_SINT4 0x40000094
  165. #define HV_X64_MSR_SINT5 0x40000095
  166. #define HV_X64_MSR_SINT6 0x40000096
  167. #define HV_X64_MSR_SINT7 0x40000097
  168. #define HV_X64_MSR_SINT8 0x40000098
  169. #define HV_X64_MSR_SINT9 0x40000099
  170. #define HV_X64_MSR_SINT10 0x4000009A
  171. #define HV_X64_MSR_SINT11 0x4000009B
  172. #define HV_X64_MSR_SINT12 0x4000009C
  173. #define HV_X64_MSR_SINT13 0x4000009D
  174. #define HV_X64_MSR_SINT14 0x4000009E
  175. #define HV_X64_MSR_SINT15 0x4000009F
  176. /*
  177. * Synthetic Timer MSRs. Four timers per vcpu.
  178. */
  179. #define HV_X64_MSR_STIMER0_CONFIG 0x400000B0
  180. #define HV_X64_MSR_STIMER0_COUNT 0x400000B1
  181. #define HV_X64_MSR_STIMER1_CONFIG 0x400000B2
  182. #define HV_X64_MSR_STIMER1_COUNT 0x400000B3
  183. #define HV_X64_MSR_STIMER2_CONFIG 0x400000B4
  184. #define HV_X64_MSR_STIMER2_COUNT 0x400000B5
  185. #define HV_X64_MSR_STIMER3_CONFIG 0x400000B6
  186. #define HV_X64_MSR_STIMER3_COUNT 0x400000B7
  187. /* Hyper-V guest crash notification MSR's */
  188. #define HV_X64_MSR_CRASH_P0 0x40000100
  189. #define HV_X64_MSR_CRASH_P1 0x40000101
  190. #define HV_X64_MSR_CRASH_P2 0x40000102
  191. #define HV_X64_MSR_CRASH_P3 0x40000103
  192. #define HV_X64_MSR_CRASH_P4 0x40000104
  193. #define HV_X64_MSR_CRASH_CTL 0x40000105
  194. #define HV_X64_MSR_CRASH_CTL_NOTIFY (1ULL << 63)
  195. #define HV_X64_MSR_CRASH_PARAMS \
  196. (1 + (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0))
  197. #define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001
  198. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12
  199. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \
  200. (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
  201. /* Declare the various hypercall operations. */
  202. #define HV_X64_HV_NOTIFY_LONG_SPIN_WAIT 0x0008
  203. #define HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE 0x00000001
  204. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT 12
  205. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_MASK \
  206. (~((1ull << HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
  207. #define HV_X64_MSR_TSC_REFERENCE_ENABLE 0x00000001
  208. #define HV_X64_MSR_TSC_REFERENCE_ADDRESS_SHIFT 12
  209. #define HV_PROCESSOR_POWER_STATE_C0 0
  210. #define HV_PROCESSOR_POWER_STATE_C1 1
  211. #define HV_PROCESSOR_POWER_STATE_C2 2
  212. #define HV_PROCESSOR_POWER_STATE_C3 3
  213. /* hypercall status code */
  214. #define HV_STATUS_SUCCESS 0
  215. #define HV_STATUS_INVALID_HYPERCALL_CODE 2
  216. #define HV_STATUS_INVALID_HYPERCALL_INPUT 3
  217. #define HV_STATUS_INVALID_ALIGNMENT 4
  218. #define HV_STATUS_INSUFFICIENT_MEMORY 11
  219. #define HV_STATUS_INVALID_CONNECTION_ID 18
  220. #define HV_STATUS_INSUFFICIENT_BUFFERS 19
  221. typedef struct _HV_REFERENCE_TSC_PAGE {
  222. __u32 tsc_sequence;
  223. __u32 res1;
  224. __u64 tsc_scale;
  225. __s64 tsc_offset;
  226. } HV_REFERENCE_TSC_PAGE, *PHV_REFERENCE_TSC_PAGE;
  227. /* Define the number of synthetic interrupt sources. */
  228. #define HV_SYNIC_SINT_COUNT (16)
  229. /* Define the expected SynIC version. */
  230. #define HV_SYNIC_VERSION_1 (0x1)
  231. #define HV_SYNIC_CONTROL_ENABLE (1ULL << 0)
  232. #define HV_SYNIC_SIMP_ENABLE (1ULL << 0)
  233. #define HV_SYNIC_SIEFP_ENABLE (1ULL << 0)
  234. #define HV_SYNIC_SINT_MASKED (1ULL << 16)
  235. #define HV_SYNIC_SINT_AUTO_EOI (1ULL << 17)
  236. #define HV_SYNIC_SINT_VECTOR_MASK (0xFF)
  237. #endif