amd_gart_64.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898
  1. /*
  2. * Dynamic DMA mapping support for AMD Hammer.
  3. *
  4. * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
  5. * This allows to use PCI devices that only support 32bit addresses on systems
  6. * with more than 4GB.
  7. *
  8. * See Documentation/DMA-API-HOWTO.txt for the interface specification.
  9. *
  10. * Copyright 2002 Andi Kleen, SuSE Labs.
  11. * Subject to the GNU General Public License v2 only.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/ctype.h>
  15. #include <linux/agp_backend.h>
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/sched.h>
  19. #include <linux/string.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/pci.h>
  22. #include <linux/module.h>
  23. #include <linux/topology.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bitmap.h>
  26. #include <linux/kdebug.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/iommu-helper.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/io.h>
  31. #include <linux/gfp.h>
  32. #include <linux/atomic.h>
  33. #include <asm/mtrr.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/proto.h>
  36. #include <asm/iommu.h>
  37. #include <asm/gart.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/swiotlb.h>
  40. #include <asm/dma.h>
  41. #include <asm/amd_nb.h>
  42. #include <asm/x86_init.h>
  43. #include <asm/iommu_table.h>
  44. static unsigned long iommu_bus_base; /* GART remapping area (physical) */
  45. static unsigned long iommu_size; /* size of remapping area bytes */
  46. static unsigned long iommu_pages; /* .. and in pages */
  47. static u32 *iommu_gatt_base; /* Remapping table */
  48. static dma_addr_t bad_dma_addr;
  49. /*
  50. * If this is disabled the IOMMU will use an optimized flushing strategy
  51. * of only flushing when an mapping is reused. With it true the GART is
  52. * flushed for every mapping. Problem is that doing the lazy flush seems
  53. * to trigger bugs with some popular PCI cards, in particular 3ware (but
  54. * has been also also seen with Qlogic at least).
  55. */
  56. static int iommu_fullflush = 1;
  57. /* Allocation bitmap for the remapping area: */
  58. static DEFINE_SPINLOCK(iommu_bitmap_lock);
  59. /* Guarded by iommu_bitmap_lock: */
  60. static unsigned long *iommu_gart_bitmap;
  61. static u32 gart_unmapped_entry;
  62. #define GPTE_VALID 1
  63. #define GPTE_COHERENT 2
  64. #define GPTE_ENCODE(x) \
  65. (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
  66. #define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
  67. #define EMERGENCY_PAGES 32 /* = 128KB */
  68. #ifdef CONFIG_AGP
  69. #define AGPEXTERN extern
  70. #else
  71. #define AGPEXTERN
  72. #endif
  73. /* GART can only remap to physical addresses < 1TB */
  74. #define GART_MAX_PHYS_ADDR (1ULL << 40)
  75. /* backdoor interface to AGP driver */
  76. AGPEXTERN int agp_memory_reserved;
  77. AGPEXTERN __u32 *agp_gatt_table;
  78. static unsigned long next_bit; /* protected by iommu_bitmap_lock */
  79. static bool need_flush; /* global flush state. set for each gart wrap */
  80. static unsigned long alloc_iommu(struct device *dev, int size,
  81. unsigned long align_mask)
  82. {
  83. unsigned long offset, flags;
  84. unsigned long boundary_size;
  85. unsigned long base_index;
  86. base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
  87. PAGE_SIZE) >> PAGE_SHIFT;
  88. boundary_size = ALIGN((u64)dma_get_seg_boundary(dev) + 1,
  89. PAGE_SIZE) >> PAGE_SHIFT;
  90. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  91. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
  92. size, base_index, boundary_size, align_mask);
  93. if (offset == -1) {
  94. need_flush = true;
  95. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
  96. size, base_index, boundary_size,
  97. align_mask);
  98. }
  99. if (offset != -1) {
  100. next_bit = offset+size;
  101. if (next_bit >= iommu_pages) {
  102. next_bit = 0;
  103. need_flush = true;
  104. }
  105. }
  106. if (iommu_fullflush)
  107. need_flush = true;
  108. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  109. return offset;
  110. }
  111. static void free_iommu(unsigned long offset, int size)
  112. {
  113. unsigned long flags;
  114. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  115. bitmap_clear(iommu_gart_bitmap, offset, size);
  116. if (offset >= next_bit)
  117. next_bit = offset + size;
  118. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  119. }
  120. /*
  121. * Use global flush state to avoid races with multiple flushers.
  122. */
  123. static void flush_gart(void)
  124. {
  125. unsigned long flags;
  126. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  127. if (need_flush) {
  128. amd_flush_garts();
  129. need_flush = false;
  130. }
  131. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  132. }
  133. #ifdef CONFIG_IOMMU_LEAK
  134. /* Debugging aid for drivers that don't free their IOMMU tables */
  135. static int leak_trace;
  136. static int iommu_leak_pages = 20;
  137. static void dump_leak(void)
  138. {
  139. static int dump;
  140. if (dump)
  141. return;
  142. dump = 1;
  143. show_stack(NULL, NULL);
  144. debug_dma_dump_mappings(NULL);
  145. }
  146. #endif
  147. static void iommu_full(struct device *dev, size_t size, int dir)
  148. {
  149. /*
  150. * Ran out of IOMMU space for this operation. This is very bad.
  151. * Unfortunately the drivers cannot handle this operation properly.
  152. * Return some non mapped prereserved space in the aperture and
  153. * let the Northbridge deal with it. This will result in garbage
  154. * in the IO operation. When the size exceeds the prereserved space
  155. * memory corruption will occur or random memory will be DMAed
  156. * out. Hopefully no network devices use single mappings that big.
  157. */
  158. dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
  159. if (size > PAGE_SIZE*EMERGENCY_PAGES) {
  160. if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  161. panic("PCI-DMA: Memory would be corrupted\n");
  162. if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  163. panic(KERN_ERR
  164. "PCI-DMA: Random memory would be DMAed\n");
  165. }
  166. #ifdef CONFIG_IOMMU_LEAK
  167. dump_leak();
  168. #endif
  169. }
  170. static inline int
  171. need_iommu(struct device *dev, unsigned long addr, size_t size)
  172. {
  173. return force_iommu || !dma_capable(dev, addr, size);
  174. }
  175. static inline int
  176. nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
  177. {
  178. return !dma_capable(dev, addr, size);
  179. }
  180. /* Map a single continuous physical area into the IOMMU.
  181. * Caller needs to check if the iommu is needed and flush.
  182. */
  183. static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
  184. size_t size, int dir, unsigned long align_mask)
  185. {
  186. unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
  187. unsigned long iommu_page;
  188. int i;
  189. if (unlikely(phys_mem + size > GART_MAX_PHYS_ADDR))
  190. return bad_dma_addr;
  191. iommu_page = alloc_iommu(dev, npages, align_mask);
  192. if (iommu_page == -1) {
  193. if (!nonforced_iommu(dev, phys_mem, size))
  194. return phys_mem;
  195. if (panic_on_overflow)
  196. panic("dma_map_area overflow %lu bytes\n", size);
  197. iommu_full(dev, size, dir);
  198. return bad_dma_addr;
  199. }
  200. for (i = 0; i < npages; i++) {
  201. iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
  202. phys_mem += PAGE_SIZE;
  203. }
  204. return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
  205. }
  206. /* Map a single area into the IOMMU */
  207. static dma_addr_t gart_map_page(struct device *dev, struct page *page,
  208. unsigned long offset, size_t size,
  209. enum dma_data_direction dir,
  210. struct dma_attrs *attrs)
  211. {
  212. unsigned long bus;
  213. phys_addr_t paddr = page_to_phys(page) + offset;
  214. if (!dev)
  215. dev = &x86_dma_fallback_dev;
  216. if (!need_iommu(dev, paddr, size))
  217. return paddr;
  218. bus = dma_map_area(dev, paddr, size, dir, 0);
  219. flush_gart();
  220. return bus;
  221. }
  222. /*
  223. * Free a DMA mapping.
  224. */
  225. static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
  226. size_t size, enum dma_data_direction dir,
  227. struct dma_attrs *attrs)
  228. {
  229. unsigned long iommu_page;
  230. int npages;
  231. int i;
  232. if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
  233. dma_addr >= iommu_bus_base + iommu_size)
  234. return;
  235. iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
  236. npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  237. for (i = 0; i < npages; i++) {
  238. iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
  239. }
  240. free_iommu(iommu_page, npages);
  241. }
  242. /*
  243. * Wrapper for pci_unmap_single working with scatterlists.
  244. */
  245. static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
  246. enum dma_data_direction dir, struct dma_attrs *attrs)
  247. {
  248. struct scatterlist *s;
  249. int i;
  250. for_each_sg(sg, s, nents, i) {
  251. if (!s->dma_length || !s->length)
  252. break;
  253. gart_unmap_page(dev, s->dma_address, s->dma_length, dir, NULL);
  254. }
  255. }
  256. /* Fallback for dma_map_sg in case of overflow */
  257. static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
  258. int nents, int dir)
  259. {
  260. struct scatterlist *s;
  261. int i;
  262. #ifdef CONFIG_IOMMU_DEBUG
  263. pr_debug("dma_map_sg overflow\n");
  264. #endif
  265. for_each_sg(sg, s, nents, i) {
  266. unsigned long addr = sg_phys(s);
  267. if (nonforced_iommu(dev, addr, s->length)) {
  268. addr = dma_map_area(dev, addr, s->length, dir, 0);
  269. if (addr == bad_dma_addr) {
  270. if (i > 0)
  271. gart_unmap_sg(dev, sg, i, dir, NULL);
  272. nents = 0;
  273. sg[0].dma_length = 0;
  274. break;
  275. }
  276. }
  277. s->dma_address = addr;
  278. s->dma_length = s->length;
  279. }
  280. flush_gart();
  281. return nents;
  282. }
  283. /* Map multiple scatterlist entries continuous into the first. */
  284. static int __dma_map_cont(struct device *dev, struct scatterlist *start,
  285. int nelems, struct scatterlist *sout,
  286. unsigned long pages)
  287. {
  288. unsigned long iommu_start = alloc_iommu(dev, pages, 0);
  289. unsigned long iommu_page = iommu_start;
  290. struct scatterlist *s;
  291. int i;
  292. if (iommu_start == -1)
  293. return -1;
  294. for_each_sg(start, s, nelems, i) {
  295. unsigned long pages, addr;
  296. unsigned long phys_addr = s->dma_address;
  297. BUG_ON(s != start && s->offset);
  298. if (s == start) {
  299. sout->dma_address = iommu_bus_base;
  300. sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
  301. sout->dma_length = s->length;
  302. } else {
  303. sout->dma_length += s->length;
  304. }
  305. addr = phys_addr;
  306. pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
  307. while (pages--) {
  308. iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
  309. addr += PAGE_SIZE;
  310. iommu_page++;
  311. }
  312. }
  313. BUG_ON(iommu_page - iommu_start != pages);
  314. return 0;
  315. }
  316. static inline int
  317. dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
  318. struct scatterlist *sout, unsigned long pages, int need)
  319. {
  320. if (!need) {
  321. BUG_ON(nelems != 1);
  322. sout->dma_address = start->dma_address;
  323. sout->dma_length = start->length;
  324. return 0;
  325. }
  326. return __dma_map_cont(dev, start, nelems, sout, pages);
  327. }
  328. /*
  329. * DMA map all entries in a scatterlist.
  330. * Merge chunks that have page aligned sizes into a continuous mapping.
  331. */
  332. static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
  333. enum dma_data_direction dir, struct dma_attrs *attrs)
  334. {
  335. struct scatterlist *s, *ps, *start_sg, *sgmap;
  336. int need = 0, nextneed, i, out, start;
  337. unsigned long pages = 0;
  338. unsigned int seg_size;
  339. unsigned int max_seg_size;
  340. if (nents == 0)
  341. return 0;
  342. if (!dev)
  343. dev = &x86_dma_fallback_dev;
  344. out = 0;
  345. start = 0;
  346. start_sg = sg;
  347. sgmap = sg;
  348. seg_size = 0;
  349. max_seg_size = dma_get_max_seg_size(dev);
  350. ps = NULL; /* shut up gcc */
  351. for_each_sg(sg, s, nents, i) {
  352. dma_addr_t addr = sg_phys(s);
  353. s->dma_address = addr;
  354. BUG_ON(s->length == 0);
  355. nextneed = need_iommu(dev, addr, s->length);
  356. /* Handle the previous not yet processed entries */
  357. if (i > start) {
  358. /*
  359. * Can only merge when the last chunk ends on a
  360. * page boundary and the new one doesn't have an
  361. * offset.
  362. */
  363. if (!iommu_merge || !nextneed || !need || s->offset ||
  364. (s->length + seg_size > max_seg_size) ||
  365. (ps->offset + ps->length) % PAGE_SIZE) {
  366. if (dma_map_cont(dev, start_sg, i - start,
  367. sgmap, pages, need) < 0)
  368. goto error;
  369. out++;
  370. seg_size = 0;
  371. sgmap = sg_next(sgmap);
  372. pages = 0;
  373. start = i;
  374. start_sg = s;
  375. }
  376. }
  377. seg_size += s->length;
  378. need = nextneed;
  379. pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
  380. ps = s;
  381. }
  382. if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
  383. goto error;
  384. out++;
  385. flush_gart();
  386. if (out < nents) {
  387. sgmap = sg_next(sgmap);
  388. sgmap->dma_length = 0;
  389. }
  390. return out;
  391. error:
  392. flush_gart();
  393. gart_unmap_sg(dev, sg, out, dir, NULL);
  394. /* When it was forced or merged try again in a dumb way */
  395. if (force_iommu || iommu_merge) {
  396. out = dma_map_sg_nonforce(dev, sg, nents, dir);
  397. if (out > 0)
  398. return out;
  399. }
  400. if (panic_on_overflow)
  401. panic("dma_map_sg: overflow on %lu pages\n", pages);
  402. iommu_full(dev, pages << PAGE_SHIFT, dir);
  403. for_each_sg(sg, s, nents, i)
  404. s->dma_address = bad_dma_addr;
  405. return 0;
  406. }
  407. /* allocate and map a coherent mapping */
  408. static void *
  409. gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
  410. gfp_t flag, struct dma_attrs *attrs)
  411. {
  412. dma_addr_t paddr;
  413. unsigned long align_mask;
  414. struct page *page;
  415. if (force_iommu && !(flag & GFP_DMA)) {
  416. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  417. page = alloc_pages(flag | __GFP_ZERO, get_order(size));
  418. if (!page)
  419. return NULL;
  420. align_mask = (1UL << get_order(size)) - 1;
  421. paddr = dma_map_area(dev, page_to_phys(page), size,
  422. DMA_BIDIRECTIONAL, align_mask);
  423. flush_gart();
  424. if (paddr != bad_dma_addr) {
  425. *dma_addr = paddr;
  426. return page_address(page);
  427. }
  428. __free_pages(page, get_order(size));
  429. } else
  430. return dma_generic_alloc_coherent(dev, size, dma_addr, flag,
  431. attrs);
  432. return NULL;
  433. }
  434. /* free a coherent mapping */
  435. static void
  436. gart_free_coherent(struct device *dev, size_t size, void *vaddr,
  437. dma_addr_t dma_addr, struct dma_attrs *attrs)
  438. {
  439. gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, NULL);
  440. dma_generic_free_coherent(dev, size, vaddr, dma_addr, attrs);
  441. }
  442. static int gart_mapping_error(struct device *dev, dma_addr_t dma_addr)
  443. {
  444. return (dma_addr == bad_dma_addr);
  445. }
  446. static int no_agp;
  447. static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
  448. {
  449. unsigned long a;
  450. if (!iommu_size) {
  451. iommu_size = aper_size;
  452. if (!no_agp)
  453. iommu_size /= 2;
  454. }
  455. a = aper + iommu_size;
  456. iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
  457. if (iommu_size < 64*1024*1024) {
  458. pr_warning(
  459. "PCI-DMA: Warning: Small IOMMU %luMB."
  460. " Consider increasing the AGP aperture in BIOS\n",
  461. iommu_size >> 20);
  462. }
  463. return iommu_size;
  464. }
  465. static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
  466. {
  467. unsigned aper_size = 0, aper_base_32, aper_order;
  468. u64 aper_base;
  469. pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
  470. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
  471. aper_order = (aper_order >> 1) & 7;
  472. aper_base = aper_base_32 & 0x7fff;
  473. aper_base <<= 25;
  474. aper_size = (32 * 1024 * 1024) << aper_order;
  475. if (aper_base + aper_size > 0x100000000UL || !aper_size)
  476. aper_base = 0;
  477. *size = aper_size;
  478. return aper_base;
  479. }
  480. static void enable_gart_translations(void)
  481. {
  482. int i;
  483. if (!amd_nb_has_feature(AMD_NB_GART))
  484. return;
  485. for (i = 0; i < amd_nb_num(); i++) {
  486. struct pci_dev *dev = node_to_amd_nb(i)->misc;
  487. enable_gart_translation(dev, __pa(agp_gatt_table));
  488. }
  489. /* Flush the GART-TLB to remove stale entries */
  490. amd_flush_garts();
  491. }
  492. /*
  493. * If fix_up_north_bridges is set, the north bridges have to be fixed up on
  494. * resume in the same way as they are handled in gart_iommu_hole_init().
  495. */
  496. static bool fix_up_north_bridges;
  497. static u32 aperture_order;
  498. static u32 aperture_alloc;
  499. void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
  500. {
  501. fix_up_north_bridges = true;
  502. aperture_order = aper_order;
  503. aperture_alloc = aper_alloc;
  504. }
  505. static void gart_fixup_northbridges(void)
  506. {
  507. int i;
  508. if (!fix_up_north_bridges)
  509. return;
  510. if (!amd_nb_has_feature(AMD_NB_GART))
  511. return;
  512. pr_info("PCI-DMA: Restoring GART aperture settings\n");
  513. for (i = 0; i < amd_nb_num(); i++) {
  514. struct pci_dev *dev = node_to_amd_nb(i)->misc;
  515. /*
  516. * Don't enable translations just yet. That is the next
  517. * step. Restore the pre-suspend aperture settings.
  518. */
  519. gart_set_size_and_enable(dev, aperture_order);
  520. pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE, aperture_alloc >> 25);
  521. }
  522. }
  523. static void gart_resume(void)
  524. {
  525. pr_info("PCI-DMA: Resuming GART IOMMU\n");
  526. gart_fixup_northbridges();
  527. enable_gart_translations();
  528. }
  529. static struct syscore_ops gart_syscore_ops = {
  530. .resume = gart_resume,
  531. };
  532. /*
  533. * Private Northbridge GATT initialization in case we cannot use the
  534. * AGP driver for some reason.
  535. */
  536. static __init int init_amd_gatt(struct agp_kern_info *info)
  537. {
  538. unsigned aper_size, gatt_size, new_aper_size;
  539. unsigned aper_base, new_aper_base;
  540. struct pci_dev *dev;
  541. void *gatt;
  542. int i;
  543. pr_info("PCI-DMA: Disabling AGP.\n");
  544. aper_size = aper_base = info->aper_size = 0;
  545. dev = NULL;
  546. for (i = 0; i < amd_nb_num(); i++) {
  547. dev = node_to_amd_nb(i)->misc;
  548. new_aper_base = read_aperture(dev, &new_aper_size);
  549. if (!new_aper_base)
  550. goto nommu;
  551. if (!aper_base) {
  552. aper_size = new_aper_size;
  553. aper_base = new_aper_base;
  554. }
  555. if (aper_size != new_aper_size || aper_base != new_aper_base)
  556. goto nommu;
  557. }
  558. if (!aper_base)
  559. goto nommu;
  560. info->aper_base = aper_base;
  561. info->aper_size = aper_size >> 20;
  562. gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
  563. gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  564. get_order(gatt_size));
  565. if (!gatt)
  566. panic("Cannot allocate GATT table");
  567. if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
  568. panic("Could not set GART PTEs to uncacheable pages");
  569. agp_gatt_table = gatt;
  570. register_syscore_ops(&gart_syscore_ops);
  571. flush_gart();
  572. pr_info("PCI-DMA: aperture base @ %x size %u KB\n",
  573. aper_base, aper_size>>10);
  574. return 0;
  575. nommu:
  576. /* Should not happen anymore */
  577. pr_warning("PCI-DMA: More than 4GB of RAM and no IOMMU\n"
  578. "falling back to iommu=soft.\n");
  579. return -1;
  580. }
  581. static struct dma_map_ops gart_dma_ops = {
  582. .map_sg = gart_map_sg,
  583. .unmap_sg = gart_unmap_sg,
  584. .map_page = gart_map_page,
  585. .unmap_page = gart_unmap_page,
  586. .alloc = gart_alloc_coherent,
  587. .free = gart_free_coherent,
  588. .mapping_error = gart_mapping_error,
  589. };
  590. static void gart_iommu_shutdown(void)
  591. {
  592. struct pci_dev *dev;
  593. int i;
  594. /* don't shutdown it if there is AGP installed */
  595. if (!no_agp)
  596. return;
  597. if (!amd_nb_has_feature(AMD_NB_GART))
  598. return;
  599. for (i = 0; i < amd_nb_num(); i++) {
  600. u32 ctl;
  601. dev = node_to_amd_nb(i)->misc;
  602. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
  603. ctl &= ~GARTEN;
  604. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
  605. }
  606. }
  607. int __init gart_iommu_init(void)
  608. {
  609. struct agp_kern_info info;
  610. unsigned long iommu_start;
  611. unsigned long aper_base, aper_size;
  612. unsigned long start_pfn, end_pfn;
  613. unsigned long scratch;
  614. long i;
  615. if (!amd_nb_has_feature(AMD_NB_GART))
  616. return 0;
  617. #ifndef CONFIG_AGP_AMD64
  618. no_agp = 1;
  619. #else
  620. /* Makefile puts PCI initialization via subsys_initcall first. */
  621. /* Add other AMD AGP bridge drivers here */
  622. no_agp = no_agp ||
  623. (agp_amd64_init() < 0) ||
  624. (agp_copy_info(agp_bridge, &info) < 0);
  625. #endif
  626. if (no_iommu ||
  627. (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
  628. !gart_iommu_aperture ||
  629. (no_agp && init_amd_gatt(&info) < 0)) {
  630. if (max_pfn > MAX_DMA32_PFN) {
  631. pr_warning("More than 4GB of memory but GART IOMMU not available.\n");
  632. pr_warning("falling back to iommu=soft.\n");
  633. }
  634. return 0;
  635. }
  636. /* need to map that range */
  637. aper_size = info.aper_size << 20;
  638. aper_base = info.aper_base;
  639. end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
  640. start_pfn = PFN_DOWN(aper_base);
  641. if (!pfn_range_is_mapped(start_pfn, end_pfn))
  642. init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
  643. pr_info("PCI-DMA: using GART IOMMU.\n");
  644. iommu_size = check_iommu_size(info.aper_base, aper_size);
  645. iommu_pages = iommu_size >> PAGE_SHIFT;
  646. iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
  647. get_order(iommu_pages/8));
  648. if (!iommu_gart_bitmap)
  649. panic("Cannot allocate iommu bitmap\n");
  650. #ifdef CONFIG_IOMMU_LEAK
  651. if (leak_trace) {
  652. int ret;
  653. ret = dma_debug_resize_entries(iommu_pages);
  654. if (ret)
  655. pr_debug("PCI-DMA: Cannot trace all the entries\n");
  656. }
  657. #endif
  658. /*
  659. * Out of IOMMU space handling.
  660. * Reserve some invalid pages at the beginning of the GART.
  661. */
  662. bitmap_set(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
  663. pr_info("PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
  664. iommu_size >> 20);
  665. agp_memory_reserved = iommu_size;
  666. iommu_start = aper_size - iommu_size;
  667. iommu_bus_base = info.aper_base + iommu_start;
  668. bad_dma_addr = iommu_bus_base;
  669. iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
  670. /*
  671. * Unmap the IOMMU part of the GART. The alias of the page is
  672. * always mapped with cache enabled and there is no full cache
  673. * coherency across the GART remapping. The unmapping avoids
  674. * automatic prefetches from the CPU allocating cache lines in
  675. * there. All CPU accesses are done via the direct mapping to
  676. * the backing memory. The GART address is only used by PCI
  677. * devices.
  678. */
  679. set_memory_np((unsigned long)__va(iommu_bus_base),
  680. iommu_size >> PAGE_SHIFT);
  681. /*
  682. * Tricky. The GART table remaps the physical memory range,
  683. * so the CPU wont notice potential aliases and if the memory
  684. * is remapped to UC later on, we might surprise the PCI devices
  685. * with a stray writeout of a cacheline. So play it sure and
  686. * do an explicit, full-scale wbinvd() _after_ having marked all
  687. * the pages as Not-Present:
  688. */
  689. wbinvd();
  690. /*
  691. * Now all caches are flushed and we can safely enable
  692. * GART hardware. Doing it early leaves the possibility
  693. * of stale cache entries that can lead to GART PTE
  694. * errors.
  695. */
  696. enable_gart_translations();
  697. /*
  698. * Try to workaround a bug (thanks to BenH):
  699. * Set unmapped entries to a scratch page instead of 0.
  700. * Any prefetches that hit unmapped entries won't get an bus abort
  701. * then. (P2P bridge may be prefetching on DMA reads).
  702. */
  703. scratch = get_zeroed_page(GFP_KERNEL);
  704. if (!scratch)
  705. panic("Cannot allocate iommu scratch page");
  706. gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
  707. for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
  708. iommu_gatt_base[i] = gart_unmapped_entry;
  709. flush_gart();
  710. dma_ops = &gart_dma_ops;
  711. x86_platform.iommu_shutdown = gart_iommu_shutdown;
  712. swiotlb = 0;
  713. return 0;
  714. }
  715. void __init gart_parse_options(char *p)
  716. {
  717. int arg;
  718. #ifdef CONFIG_IOMMU_LEAK
  719. if (!strncmp(p, "leak", 4)) {
  720. leak_trace = 1;
  721. p += 4;
  722. if (*p == '=')
  723. ++p;
  724. if (isdigit(*p) && get_option(&p, &arg))
  725. iommu_leak_pages = arg;
  726. }
  727. #endif
  728. if (isdigit(*p) && get_option(&p, &arg))
  729. iommu_size = arg;
  730. if (!strncmp(p, "fullflush", 9))
  731. iommu_fullflush = 1;
  732. if (!strncmp(p, "nofullflush", 11))
  733. iommu_fullflush = 0;
  734. if (!strncmp(p, "noagp", 5))
  735. no_agp = 1;
  736. if (!strncmp(p, "noaperture", 10))
  737. fix_aperture = 0;
  738. /* duplicated from pci-dma.c */
  739. if (!strncmp(p, "force", 5))
  740. gart_iommu_aperture_allowed = 1;
  741. if (!strncmp(p, "allowed", 7))
  742. gart_iommu_aperture_allowed = 1;
  743. if (!strncmp(p, "memaper", 7)) {
  744. fallback_aper_force = 1;
  745. p += 7;
  746. if (*p == '=') {
  747. ++p;
  748. if (get_option(&p, &arg))
  749. fallback_aper_order = arg;
  750. }
  751. }
  752. }
  753. IOMMU_INIT_POST(gart_iommu_hole_init);