i8259.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/random.h>
  9. #include <linux/init.h>
  10. #include <linux/kernel_stat.h>
  11. #include <linux/syscore_ops.h>
  12. #include <linux/bitops.h>
  13. #include <linux/acpi.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/atomic.h>
  17. #include <asm/timer.h>
  18. #include <asm/hw_irq.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/desc.h>
  21. #include <asm/apic.h>
  22. #include <asm/i8259.h>
  23. /*
  24. * This is the 'legacy' 8259A Programmable Interrupt Controller,
  25. * present in the majority of PC/AT boxes.
  26. * plus some generic x86 specific things if generic specifics makes
  27. * any sense at all.
  28. */
  29. static void init_8259A(int auto_eoi);
  30. static int i8259A_auto_eoi;
  31. DEFINE_RAW_SPINLOCK(i8259A_lock);
  32. /*
  33. * 8259A PIC functions to handle ISA devices:
  34. */
  35. /*
  36. * This contains the irq mask for both 8259A irq controllers,
  37. */
  38. unsigned int cached_irq_mask = 0xffff;
  39. /*
  40. * Not all IRQs can be routed through the IO-APIC, eg. on certain (older)
  41. * boards the timer interrupt is not really connected to any IO-APIC pin,
  42. * it's fed to the master 8259A's IR0 line only.
  43. *
  44. * Any '1' bit in this mask means the IRQ is routed through the IO-APIC.
  45. * this 'mixed mode' IRQ handling costs nothing because it's only used
  46. * at IRQ setup time.
  47. */
  48. unsigned long io_apic_irqs;
  49. static void mask_8259A_irq(unsigned int irq)
  50. {
  51. unsigned int mask = 1 << irq;
  52. unsigned long flags;
  53. raw_spin_lock_irqsave(&i8259A_lock, flags);
  54. cached_irq_mask |= mask;
  55. if (irq & 8)
  56. outb(cached_slave_mask, PIC_SLAVE_IMR);
  57. else
  58. outb(cached_master_mask, PIC_MASTER_IMR);
  59. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  60. }
  61. static void disable_8259A_irq(struct irq_data *data)
  62. {
  63. mask_8259A_irq(data->irq);
  64. }
  65. static void unmask_8259A_irq(unsigned int irq)
  66. {
  67. unsigned int mask = ~(1 << irq);
  68. unsigned long flags;
  69. raw_spin_lock_irqsave(&i8259A_lock, flags);
  70. cached_irq_mask &= mask;
  71. if (irq & 8)
  72. outb(cached_slave_mask, PIC_SLAVE_IMR);
  73. else
  74. outb(cached_master_mask, PIC_MASTER_IMR);
  75. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  76. }
  77. static void enable_8259A_irq(struct irq_data *data)
  78. {
  79. unmask_8259A_irq(data->irq);
  80. }
  81. static int i8259A_irq_pending(unsigned int irq)
  82. {
  83. unsigned int mask = 1<<irq;
  84. unsigned long flags;
  85. int ret;
  86. raw_spin_lock_irqsave(&i8259A_lock, flags);
  87. if (irq < 8)
  88. ret = inb(PIC_MASTER_CMD) & mask;
  89. else
  90. ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
  91. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  92. return ret;
  93. }
  94. static void make_8259A_irq(unsigned int irq)
  95. {
  96. disable_irq_nosync(irq);
  97. io_apic_irqs &= ~(1<<irq);
  98. irq_set_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
  99. enable_irq(irq);
  100. }
  101. /*
  102. * This function assumes to be called rarely. Switching between
  103. * 8259A registers is slow.
  104. * This has to be protected by the irq controller spinlock
  105. * before being called.
  106. */
  107. static inline int i8259A_irq_real(unsigned int irq)
  108. {
  109. int value;
  110. int irqmask = 1<<irq;
  111. if (irq < 8) {
  112. outb(0x0B, PIC_MASTER_CMD); /* ISR register */
  113. value = inb(PIC_MASTER_CMD) & irqmask;
  114. outb(0x0A, PIC_MASTER_CMD); /* back to the IRR register */
  115. return value;
  116. }
  117. outb(0x0B, PIC_SLAVE_CMD); /* ISR register */
  118. value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
  119. outb(0x0A, PIC_SLAVE_CMD); /* back to the IRR register */
  120. return value;
  121. }
  122. /*
  123. * Careful! The 8259A is a fragile beast, it pretty
  124. * much _has_ to be done exactly like this (mask it
  125. * first, _then_ send the EOI, and the order of EOI
  126. * to the two 8259s is important!
  127. */
  128. static void mask_and_ack_8259A(struct irq_data *data)
  129. {
  130. unsigned int irq = data->irq;
  131. unsigned int irqmask = 1 << irq;
  132. unsigned long flags;
  133. raw_spin_lock_irqsave(&i8259A_lock, flags);
  134. /*
  135. * Lightweight spurious IRQ detection. We do not want
  136. * to overdo spurious IRQ handling - it's usually a sign
  137. * of hardware problems, so we only do the checks we can
  138. * do without slowing down good hardware unnecessarily.
  139. *
  140. * Note that IRQ7 and IRQ15 (the two spurious IRQs
  141. * usually resulting from the 8259A-1|2 PICs) occur
  142. * even if the IRQ is masked in the 8259A. Thus we
  143. * can check spurious 8259A IRQs without doing the
  144. * quite slow i8259A_irq_real() call for every IRQ.
  145. * This does not cover 100% of spurious interrupts,
  146. * but should be enough to warn the user that there
  147. * is something bad going on ...
  148. */
  149. if (cached_irq_mask & irqmask)
  150. goto spurious_8259A_irq;
  151. cached_irq_mask |= irqmask;
  152. handle_real_irq:
  153. if (irq & 8) {
  154. inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
  155. outb(cached_slave_mask, PIC_SLAVE_IMR);
  156. /* 'Specific EOI' to slave */
  157. outb(0x60+(irq&7), PIC_SLAVE_CMD);
  158. /* 'Specific EOI' to master-IRQ2 */
  159. outb(0x60+PIC_CASCADE_IR, PIC_MASTER_CMD);
  160. } else {
  161. inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
  162. outb(cached_master_mask, PIC_MASTER_IMR);
  163. outb(0x60+irq, PIC_MASTER_CMD); /* 'Specific EOI to master */
  164. }
  165. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  166. return;
  167. spurious_8259A_irq:
  168. /*
  169. * this is the slow path - should happen rarely.
  170. */
  171. if (i8259A_irq_real(irq))
  172. /*
  173. * oops, the IRQ _is_ in service according to the
  174. * 8259A - not spurious, go handle it.
  175. */
  176. goto handle_real_irq;
  177. {
  178. static int spurious_irq_mask;
  179. /*
  180. * At this point we can be sure the IRQ is spurious,
  181. * lets ACK and report it. [once per IRQ]
  182. */
  183. if (!(spurious_irq_mask & irqmask)) {
  184. printk(KERN_DEBUG
  185. "spurious 8259A interrupt: IRQ%d.\n", irq);
  186. spurious_irq_mask |= irqmask;
  187. }
  188. atomic_inc(&irq_err_count);
  189. /*
  190. * Theoretically we do not have to handle this IRQ,
  191. * but in Linux this does not cause problems and is
  192. * simpler for us.
  193. */
  194. goto handle_real_irq;
  195. }
  196. }
  197. struct irq_chip i8259A_chip = {
  198. .name = "XT-PIC",
  199. .irq_mask = disable_8259A_irq,
  200. .irq_disable = disable_8259A_irq,
  201. .irq_unmask = enable_8259A_irq,
  202. .irq_mask_ack = mask_and_ack_8259A,
  203. };
  204. static char irq_trigger[2];
  205. /**
  206. * ELCR registers (0x4d0, 0x4d1) control edge/level of IRQ
  207. */
  208. static void restore_ELCR(char *trigger)
  209. {
  210. outb(trigger[0], 0x4d0);
  211. outb(trigger[1], 0x4d1);
  212. }
  213. static void save_ELCR(char *trigger)
  214. {
  215. /* IRQ 0,1,2,8,13 are marked as reserved */
  216. trigger[0] = inb(0x4d0) & 0xF8;
  217. trigger[1] = inb(0x4d1) & 0xDE;
  218. }
  219. static void i8259A_resume(void)
  220. {
  221. init_8259A(i8259A_auto_eoi);
  222. restore_ELCR(irq_trigger);
  223. }
  224. static int i8259A_suspend(void)
  225. {
  226. save_ELCR(irq_trigger);
  227. return 0;
  228. }
  229. static void i8259A_shutdown(void)
  230. {
  231. /* Put the i8259A into a quiescent state that
  232. * the kernel initialization code can get it
  233. * out of.
  234. */
  235. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  236. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
  237. }
  238. static struct syscore_ops i8259_syscore_ops = {
  239. .suspend = i8259A_suspend,
  240. .resume = i8259A_resume,
  241. .shutdown = i8259A_shutdown,
  242. };
  243. static void mask_8259A(void)
  244. {
  245. unsigned long flags;
  246. raw_spin_lock_irqsave(&i8259A_lock, flags);
  247. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  248. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
  249. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  250. }
  251. static void unmask_8259A(void)
  252. {
  253. unsigned long flags;
  254. raw_spin_lock_irqsave(&i8259A_lock, flags);
  255. outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
  256. outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
  257. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  258. }
  259. static int probe_8259A(void)
  260. {
  261. unsigned long flags;
  262. unsigned char probe_val = ~(1 << PIC_CASCADE_IR);
  263. unsigned char new_val;
  264. /*
  265. * Check to see if we have a PIC.
  266. * Mask all except the cascade and read
  267. * back the value we just wrote. If we don't
  268. * have a PIC, we will read 0xff as opposed to the
  269. * value we wrote.
  270. */
  271. raw_spin_lock_irqsave(&i8259A_lock, flags);
  272. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
  273. outb(probe_val, PIC_MASTER_IMR);
  274. new_val = inb(PIC_MASTER_IMR);
  275. if (new_val != probe_val) {
  276. printk(KERN_INFO "Using NULL legacy PIC\n");
  277. legacy_pic = &null_legacy_pic;
  278. }
  279. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  280. return nr_legacy_irqs();
  281. }
  282. static void init_8259A(int auto_eoi)
  283. {
  284. unsigned long flags;
  285. i8259A_auto_eoi = auto_eoi;
  286. raw_spin_lock_irqsave(&i8259A_lock, flags);
  287. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  288. /*
  289. * outb_pic - this has to work on a wide range of PC hardware.
  290. */
  291. outb_pic(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
  292. /* ICW2: 8259A-1 IR0-7 mapped to ISA_IRQ_VECTOR(0) */
  293. outb_pic(ISA_IRQ_VECTOR(0), PIC_MASTER_IMR);
  294. /* 8259A-1 (the master) has a slave on IR2 */
  295. outb_pic(1U << PIC_CASCADE_IR, PIC_MASTER_IMR);
  296. if (auto_eoi) /* master does Auto EOI */
  297. outb_pic(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
  298. else /* master expects normal EOI */
  299. outb_pic(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
  300. outb_pic(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
  301. /* ICW2: 8259A-2 IR0-7 mapped to ISA_IRQ_VECTOR(8) */
  302. outb_pic(ISA_IRQ_VECTOR(8), PIC_SLAVE_IMR);
  303. /* 8259A-2 is a slave on master's IR2 */
  304. outb_pic(PIC_CASCADE_IR, PIC_SLAVE_IMR);
  305. /* (slave's support for AEOI in flat mode is to be investigated) */
  306. outb_pic(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR);
  307. if (auto_eoi)
  308. /*
  309. * In AEOI mode we just have to mask the interrupt
  310. * when acking.
  311. */
  312. i8259A_chip.irq_mask_ack = disable_8259A_irq;
  313. else
  314. i8259A_chip.irq_mask_ack = mask_and_ack_8259A;
  315. udelay(100); /* wait for 8259A to initialize */
  316. outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
  317. outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
  318. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  319. }
  320. /*
  321. * make i8259 a driver so that we can select pic functions at run time. the goal
  322. * is to make x86 binary compatible among pc compatible and non-pc compatible
  323. * platforms, such as x86 MID.
  324. */
  325. static void legacy_pic_noop(void) { };
  326. static void legacy_pic_uint_noop(unsigned int unused) { };
  327. static void legacy_pic_int_noop(int unused) { };
  328. static int legacy_pic_irq_pending_noop(unsigned int irq)
  329. {
  330. return 0;
  331. }
  332. static int legacy_pic_probe(void)
  333. {
  334. return 0;
  335. }
  336. struct legacy_pic null_legacy_pic = {
  337. .nr_legacy_irqs = 0,
  338. .chip = &dummy_irq_chip,
  339. .mask = legacy_pic_uint_noop,
  340. .unmask = legacy_pic_uint_noop,
  341. .mask_all = legacy_pic_noop,
  342. .restore_mask = legacy_pic_noop,
  343. .init = legacy_pic_int_noop,
  344. .probe = legacy_pic_probe,
  345. .irq_pending = legacy_pic_irq_pending_noop,
  346. .make_irq = legacy_pic_uint_noop,
  347. };
  348. struct legacy_pic default_legacy_pic = {
  349. .nr_legacy_irqs = NR_IRQS_LEGACY,
  350. .chip = &i8259A_chip,
  351. .mask = mask_8259A_irq,
  352. .unmask = unmask_8259A_irq,
  353. .mask_all = mask_8259A,
  354. .restore_mask = unmask_8259A,
  355. .init = init_8259A,
  356. .probe = probe_8259A,
  357. .irq_pending = i8259A_irq_pending,
  358. .make_irq = make_8259A_irq,
  359. };
  360. struct legacy_pic *legacy_pic = &default_legacy_pic;
  361. EXPORT_SYMBOL(legacy_pic);
  362. static int __init i8259A_init_ops(void)
  363. {
  364. if (legacy_pic == &default_legacy_pic)
  365. register_syscore_ops(&i8259_syscore_ops);
  366. return 0;
  367. }
  368. device_initcall(i8259A_init_ops);