smp.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * Intel SMP support routines.
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998-99, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * (c) 2002,2003 Andi Kleen, SuSE Labs.
  7. *
  8. * i386 and x86_64 integration by Glauber Costa <gcosta@redhat.com>
  9. *
  10. * This code is released under the GNU General Public License version 2 or
  11. * later.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/mm.h>
  15. #include <linux/delay.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/export.h>
  18. #include <linux/kernel_stat.h>
  19. #include <linux/mc146818rtc.h>
  20. #include <linux/cache.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/cpu.h>
  23. #include <linux/gfp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/tlbflush.h>
  26. #include <asm/mmu_context.h>
  27. #include <asm/proto.h>
  28. #include <asm/apic.h>
  29. #include <asm/nmi.h>
  30. #include <asm/mce.h>
  31. #include <asm/trace/irq_vectors.h>
  32. /*
  33. * Some notes on x86 processor bugs affecting SMP operation:
  34. *
  35. * Pentium, Pentium Pro, II, III (and all CPUs) have bugs.
  36. * The Linux implications for SMP are handled as follows:
  37. *
  38. * Pentium III / [Xeon]
  39. * None of the E1AP-E3AP errata are visible to the user.
  40. *
  41. * E1AP. see PII A1AP
  42. * E2AP. see PII A2AP
  43. * E3AP. see PII A3AP
  44. *
  45. * Pentium II / [Xeon]
  46. * None of the A1AP-A3AP errata are visible to the user.
  47. *
  48. * A1AP. see PPro 1AP
  49. * A2AP. see PPro 2AP
  50. * A3AP. see PPro 7AP
  51. *
  52. * Pentium Pro
  53. * None of 1AP-9AP errata are visible to the normal user,
  54. * except occasional delivery of 'spurious interrupt' as trap #15.
  55. * This is very rare and a non-problem.
  56. *
  57. * 1AP. Linux maps APIC as non-cacheable
  58. * 2AP. worked around in hardware
  59. * 3AP. fixed in C0 and above steppings microcode update.
  60. * Linux does not use excessive STARTUP_IPIs.
  61. * 4AP. worked around in hardware
  62. * 5AP. symmetric IO mode (normal Linux operation) not affected.
  63. * 'noapic' mode has vector 0xf filled out properly.
  64. * 6AP. 'noapic' mode might be affected - fixed in later steppings
  65. * 7AP. We do not assume writes to the LVT deassering IRQs
  66. * 8AP. We do not enable low power mode (deep sleep) during MP bootup
  67. * 9AP. We do not use mixed mode
  68. *
  69. * Pentium
  70. * There is a marginal case where REP MOVS on 100MHz SMP
  71. * machines with B stepping processors can fail. XXX should provide
  72. * an L1cache=Writethrough or L1cache=off option.
  73. *
  74. * B stepping CPUs may hang. There are hardware work arounds
  75. * for this. We warn about it in case your board doesn't have the work
  76. * arounds. Basically that's so I can tell anyone with a B stepping
  77. * CPU and SMP problems "tough".
  78. *
  79. * Specific items [From Pentium Processor Specification Update]
  80. *
  81. * 1AP. Linux doesn't use remote read
  82. * 2AP. Linux doesn't trust APIC errors
  83. * 3AP. We work around this
  84. * 4AP. Linux never generated 3 interrupts of the same priority
  85. * to cause a lost local interrupt.
  86. * 5AP. Remote read is never used
  87. * 6AP. not affected - worked around in hardware
  88. * 7AP. not affected - worked around in hardware
  89. * 8AP. worked around in hardware - we get explicit CS errors if not
  90. * 9AP. only 'noapic' mode affected. Might generate spurious
  91. * interrupts, we log only the first one and count the
  92. * rest silently.
  93. * 10AP. not affected - worked around in hardware
  94. * 11AP. Linux reads the APIC between writes to avoid this, as per
  95. * the documentation. Make sure you preserve this as it affects
  96. * the C stepping chips too.
  97. * 12AP. not affected - worked around in hardware
  98. * 13AP. not affected - worked around in hardware
  99. * 14AP. we always deassert INIT during bootup
  100. * 15AP. not affected - worked around in hardware
  101. * 16AP. not affected - worked around in hardware
  102. * 17AP. not affected - worked around in hardware
  103. * 18AP. not affected - worked around in hardware
  104. * 19AP. not affected - worked around in BIOS
  105. *
  106. * If this sounds worrying believe me these bugs are either ___RARE___,
  107. * or are signal timing bugs worked around in hardware and there's
  108. * about nothing of note with C stepping upwards.
  109. */
  110. static atomic_t stopping_cpu = ATOMIC_INIT(-1);
  111. static bool smp_no_nmi_ipi = false;
  112. /*
  113. * this function sends a 'reschedule' IPI to another CPU.
  114. * it goes straight through and wastes no time serializing
  115. * anything. Worst case is that we lose a reschedule ...
  116. */
  117. static void native_smp_send_reschedule(int cpu)
  118. {
  119. if (unlikely(cpu_is_offline(cpu))) {
  120. WARN_ON(1);
  121. return;
  122. }
  123. apic->send_IPI_mask(cpumask_of(cpu), RESCHEDULE_VECTOR);
  124. }
  125. void native_send_call_func_single_ipi(int cpu)
  126. {
  127. apic->send_IPI_mask(cpumask_of(cpu), CALL_FUNCTION_SINGLE_VECTOR);
  128. }
  129. void native_send_call_func_ipi(const struct cpumask *mask)
  130. {
  131. cpumask_var_t allbutself;
  132. if (!alloc_cpumask_var(&allbutself, GFP_ATOMIC)) {
  133. apic->send_IPI_mask(mask, CALL_FUNCTION_VECTOR);
  134. return;
  135. }
  136. cpumask_copy(allbutself, cpu_online_mask);
  137. cpumask_clear_cpu(smp_processor_id(), allbutself);
  138. if (cpumask_equal(mask, allbutself) &&
  139. cpumask_equal(cpu_online_mask, cpu_callout_mask))
  140. apic->send_IPI_allbutself(CALL_FUNCTION_VECTOR);
  141. else
  142. apic->send_IPI_mask(mask, CALL_FUNCTION_VECTOR);
  143. free_cpumask_var(allbutself);
  144. }
  145. static int smp_stop_nmi_callback(unsigned int val, struct pt_regs *regs)
  146. {
  147. /* We are registered on stopping cpu too, avoid spurious NMI */
  148. if (raw_smp_processor_id() == atomic_read(&stopping_cpu))
  149. return NMI_HANDLED;
  150. stop_this_cpu(NULL);
  151. return NMI_HANDLED;
  152. }
  153. /*
  154. * this function calls the 'stop' function on all other CPUs in the system.
  155. */
  156. asmlinkage __visible void smp_reboot_interrupt(void)
  157. {
  158. ipi_entering_ack_irq();
  159. stop_this_cpu(NULL);
  160. irq_exit();
  161. }
  162. static void native_stop_other_cpus(int wait)
  163. {
  164. unsigned long flags;
  165. unsigned long timeout;
  166. if (reboot_force)
  167. return;
  168. /*
  169. * Use an own vector here because smp_call_function
  170. * does lots of things not suitable in a panic situation.
  171. */
  172. /*
  173. * We start by using the REBOOT_VECTOR irq.
  174. * The irq is treated as a sync point to allow critical
  175. * regions of code on other cpus to release their spin locks
  176. * and re-enable irqs. Jumping straight to an NMI might
  177. * accidentally cause deadlocks with further shutdown/panic
  178. * code. By syncing, we give the cpus up to one second to
  179. * finish their work before we force them off with the NMI.
  180. */
  181. if (num_online_cpus() > 1) {
  182. /* did someone beat us here? */
  183. if (atomic_cmpxchg(&stopping_cpu, -1, safe_smp_processor_id()) != -1)
  184. return;
  185. /* sync above data before sending IRQ */
  186. wmb();
  187. apic->send_IPI_allbutself(REBOOT_VECTOR);
  188. /*
  189. * Don't wait longer than a second if the caller
  190. * didn't ask us to wait.
  191. */
  192. timeout = USEC_PER_SEC;
  193. while (num_online_cpus() > 1 && (wait || timeout--))
  194. udelay(1);
  195. }
  196. /* if the REBOOT_VECTOR didn't work, try with the NMI */
  197. if ((num_online_cpus() > 1) && (!smp_no_nmi_ipi)) {
  198. if (register_nmi_handler(NMI_LOCAL, smp_stop_nmi_callback,
  199. NMI_FLAG_FIRST, "smp_stop"))
  200. /* Note: we ignore failures here */
  201. /* Hope the REBOOT_IRQ is good enough */
  202. goto finish;
  203. /* sync above data before sending IRQ */
  204. wmb();
  205. pr_emerg("Shutting down cpus with NMI\n");
  206. apic->send_IPI_allbutself(NMI_VECTOR);
  207. /*
  208. * Don't wait longer than a 10 ms if the caller
  209. * didn't ask us to wait.
  210. */
  211. timeout = USEC_PER_MSEC * 10;
  212. while (num_online_cpus() > 1 && (wait || timeout--))
  213. udelay(1);
  214. }
  215. finish:
  216. local_irq_save(flags);
  217. disable_local_APIC();
  218. mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
  219. local_irq_restore(flags);
  220. }
  221. /*
  222. * Reschedule call back.
  223. */
  224. static inline void __smp_reschedule_interrupt(void)
  225. {
  226. inc_irq_stat(irq_resched_count);
  227. scheduler_ipi();
  228. }
  229. __visible void smp_reschedule_interrupt(struct pt_regs *regs)
  230. {
  231. ack_APIC_irq();
  232. __smp_reschedule_interrupt();
  233. /*
  234. * KVM uses this interrupt to force a cpu out of guest mode
  235. */
  236. }
  237. __visible void smp_trace_reschedule_interrupt(struct pt_regs *regs)
  238. {
  239. /*
  240. * Need to call irq_enter() before calling the trace point.
  241. * __smp_reschedule_interrupt() calls irq_enter/exit() too (in
  242. * scheduler_ipi(). This is OK, since those functions are allowed
  243. * to nest.
  244. */
  245. ipi_entering_ack_irq();
  246. trace_reschedule_entry(RESCHEDULE_VECTOR);
  247. __smp_reschedule_interrupt();
  248. trace_reschedule_exit(RESCHEDULE_VECTOR);
  249. exiting_irq();
  250. /*
  251. * KVM uses this interrupt to force a cpu out of guest mode
  252. */
  253. }
  254. static inline void __smp_call_function_interrupt(void)
  255. {
  256. generic_smp_call_function_interrupt();
  257. inc_irq_stat(irq_call_count);
  258. }
  259. __visible void smp_call_function_interrupt(struct pt_regs *regs)
  260. {
  261. ipi_entering_ack_irq();
  262. __smp_call_function_interrupt();
  263. exiting_irq();
  264. }
  265. __visible void smp_trace_call_function_interrupt(struct pt_regs *regs)
  266. {
  267. ipi_entering_ack_irq();
  268. trace_call_function_entry(CALL_FUNCTION_VECTOR);
  269. __smp_call_function_interrupt();
  270. trace_call_function_exit(CALL_FUNCTION_VECTOR);
  271. exiting_irq();
  272. }
  273. static inline void __smp_call_function_single_interrupt(void)
  274. {
  275. generic_smp_call_function_single_interrupt();
  276. inc_irq_stat(irq_call_count);
  277. }
  278. __visible void smp_call_function_single_interrupt(struct pt_regs *regs)
  279. {
  280. ipi_entering_ack_irq();
  281. __smp_call_function_single_interrupt();
  282. exiting_irq();
  283. }
  284. __visible void smp_trace_call_function_single_interrupt(struct pt_regs *regs)
  285. {
  286. ipi_entering_ack_irq();
  287. trace_call_function_single_entry(CALL_FUNCTION_SINGLE_VECTOR);
  288. __smp_call_function_single_interrupt();
  289. trace_call_function_single_exit(CALL_FUNCTION_SINGLE_VECTOR);
  290. exiting_irq();
  291. }
  292. static int __init nonmi_ipi_setup(char *str)
  293. {
  294. smp_no_nmi_ipi = true;
  295. return 1;
  296. }
  297. __setup("nonmi_ipi", nonmi_ipi_setup);
  298. struct smp_ops smp_ops = {
  299. .smp_prepare_boot_cpu = native_smp_prepare_boot_cpu,
  300. .smp_prepare_cpus = native_smp_prepare_cpus,
  301. .smp_cpus_done = native_smp_cpus_done,
  302. .stop_other_cpus = native_stop_other_cpus,
  303. .smp_send_reschedule = native_smp_send_reschedule,
  304. .cpu_up = native_cpu_up,
  305. .cpu_die = native_cpu_die,
  306. .cpu_disable = native_cpu_disable,
  307. .play_dead = native_play_dead,
  308. .send_call_func_ipi = native_send_call_func_ipi,
  309. .send_call_func_single_ipi = native_send_call_func_single_ipi,
  310. };
  311. EXPORT_SYMBOL_GPL(smp_ops);