head.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * arch/xtensa/kernel/head.S
  3. *
  4. * Xtensa Processor startup code.
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2001 - 2008 Tensilica Inc.
  11. *
  12. * Chris Zankel <chris@zankel.net>
  13. * Marc Gauthier <marc@tensilica.com, marc@alumni.uwaterloo.ca>
  14. * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
  15. * Kevin Chea
  16. */
  17. #include <asm/processor.h>
  18. #include <asm/page.h>
  19. #include <asm/cacheasm.h>
  20. #include <asm/initialize_mmu.h>
  21. #include <asm/mxregs.h>
  22. #include <linux/init.h>
  23. #include <linux/linkage.h>
  24. /*
  25. * This module contains the entry code for kernel images. It performs the
  26. * minimal setup needed to call the generic C routines.
  27. *
  28. * Prerequisites:
  29. *
  30. * - The kernel image has been loaded to the actual address where it was
  31. * compiled to.
  32. * - a2 contains either 0 or a pointer to a list of boot parameters.
  33. * (see setup.c for more details)
  34. *
  35. */
  36. /*
  37. * _start
  38. *
  39. * The bootloader passes a pointer to a list of boot parameters in a2.
  40. */
  41. /* The first bytes of the kernel image must be an instruction, so we
  42. * manually allocate and define the literal constant we need for a jx
  43. * instruction.
  44. */
  45. __HEAD
  46. .begin no-absolute-literals
  47. ENTRY(_start)
  48. /* Preserve the pointer to the boot parameter list in EXCSAVE_1 */
  49. wsr a2, excsave1
  50. _j _SetupOCD
  51. .align 4
  52. .literal_position
  53. .Lstartup:
  54. .word _startup
  55. .align 4
  56. _SetupOCD:
  57. /*
  58. * Initialize WB, WS, and clear PS.EXCM (to allow loop instructions).
  59. * Set Interrupt Level just below XCHAL_DEBUGLEVEL to allow
  60. * xt-gdb to single step via DEBUG exceptions received directly
  61. * by ocd.
  62. */
  63. movi a1, 1
  64. movi a0, 0
  65. wsr a1, windowstart
  66. wsr a0, windowbase
  67. rsync
  68. movi a1, LOCKLEVEL
  69. wsr a1, ps
  70. rsync
  71. .global _SetupMMU
  72. _SetupMMU:
  73. Offset = _SetupMMU - _start
  74. #ifdef CONFIG_INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
  75. initialize_mmu
  76. #if defined(CONFIG_MMU) && XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY
  77. rsr a2, excsave1
  78. movi a3, XCHAL_KSEG_PADDR
  79. bltu a2, a3, 1f
  80. sub a2, a2, a3
  81. movi a3, XCHAL_KSEG_SIZE
  82. bgeu a2, a3, 1f
  83. movi a3, XCHAL_KSEG_CACHED_VADDR
  84. add a2, a2, a3
  85. wsr a2, excsave1
  86. 1:
  87. #endif
  88. #endif
  89. .end no-absolute-literals
  90. l32r a0, .Lstartup
  91. jx a0
  92. ENDPROC(_start)
  93. __REF
  94. .literal_position
  95. ENTRY(_startup)
  96. /* Set a0 to 0 for the remaining initialization. */
  97. movi a0, 0
  98. #if XCHAL_HAVE_VECBASE
  99. movi a2, VECBASE_RESET_VADDR
  100. wsr a2, vecbase
  101. #endif
  102. /* Clear debugging registers. */
  103. #if XCHAL_HAVE_DEBUG
  104. #if XCHAL_NUM_IBREAK > 0
  105. wsr a0, ibreakenable
  106. #endif
  107. wsr a0, icount
  108. movi a1, 15
  109. wsr a0, icountlevel
  110. .set _index, 0
  111. .rept XCHAL_NUM_DBREAK
  112. wsr a0, SREG_DBREAKC + _index
  113. .set _index, _index + 1
  114. .endr
  115. #endif
  116. /* Clear CCOUNT (not really necessary, but nice) */
  117. wsr a0, ccount # not really necessary, but nice
  118. /* Disable zero-loops. */
  119. #if XCHAL_HAVE_LOOPS
  120. wsr a0, lcount
  121. #endif
  122. /* Disable all timers. */
  123. .set _index, 0
  124. .rept XCHAL_NUM_TIMERS
  125. wsr a0, SREG_CCOMPARE + _index
  126. .set _index, _index + 1
  127. .endr
  128. /* Interrupt initialization. */
  129. movi a2, XCHAL_INTTYPE_MASK_SOFTWARE | XCHAL_INTTYPE_MASK_EXTERN_EDGE
  130. wsr a0, intenable
  131. wsr a2, intclear
  132. /* Disable coprocessors. */
  133. #if XCHAL_HAVE_CP
  134. wsr a0, cpenable
  135. #endif
  136. /* Initialize the caches.
  137. * a2, a3 are just working registers (clobbered).
  138. */
  139. #if XCHAL_DCACHE_LINE_LOCKABLE
  140. ___unlock_dcache_all a2 a3
  141. #endif
  142. #if XCHAL_ICACHE_LINE_LOCKABLE
  143. ___unlock_icache_all a2 a3
  144. #endif
  145. ___invalidate_dcache_all a2 a3
  146. ___invalidate_icache_all a2 a3
  147. isync
  148. #ifdef CONFIG_HAVE_SMP
  149. movi a2, CCON # MX External Register to Configure Cache
  150. movi a3, 1
  151. wer a3, a2
  152. #endif
  153. /* Setup stack and enable window exceptions (keep irqs disabled) */
  154. movi a1, start_info
  155. l32i a1, a1, 0
  156. movi a2, (1 << PS_WOE_BIT) | LOCKLEVEL
  157. # WOE=1, INTLEVEL=LOCKLEVEL, UM=0
  158. wsr a2, ps # (enable reg-windows; progmode stack)
  159. rsync
  160. /* Set up EXCSAVE[DEBUGLEVEL] to point to the Debug Exception Handler.*/
  161. movi a2, debug_exception
  162. wsr a2, SREG_EXCSAVE + XCHAL_DEBUGLEVEL
  163. #ifdef CONFIG_SMP
  164. /*
  165. * Notice that we assume with SMP that cores have PRID
  166. * supported by the cores.
  167. */
  168. rsr a2, prid
  169. bnez a2, .Lboot_secondary
  170. #endif /* CONFIG_SMP */
  171. /* Unpack data sections
  172. *
  173. * The linker script used to build the Linux kernel image
  174. * creates a table located at __boot_reloc_table_start
  175. * that contans the information what data needs to be unpacked.
  176. *
  177. * Uses a2-a7.
  178. */
  179. movi a2, __boot_reloc_table_start
  180. movi a3, __boot_reloc_table_end
  181. 1: beq a2, a3, 3f # no more entries?
  182. l32i a4, a2, 0 # start destination (in RAM)
  183. l32i a5, a2, 4 # end desination (in RAM)
  184. l32i a6, a2, 8 # start source (in ROM)
  185. addi a2, a2, 12 # next entry
  186. beq a4, a5, 1b # skip, empty entry
  187. beq a4, a6, 1b # skip, source and dest. are the same
  188. 2: l32i a7, a6, 0 # load word
  189. addi a6, a6, 4
  190. s32i a7, a4, 0 # store word
  191. addi a4, a4, 4
  192. bltu a4, a5, 2b
  193. j 1b
  194. 3:
  195. /* All code and initialized data segments have been copied.
  196. * Now clear the BSS segment.
  197. */
  198. movi a2, __bss_start # start of BSS
  199. movi a3, __bss_stop # end of BSS
  200. __loopt a2, a3, a4, 2
  201. s32i a0, a2, 0
  202. __endla a2, a3, 4
  203. #if XCHAL_DCACHE_IS_WRITEBACK
  204. /* After unpacking, flush the writeback cache to memory so the
  205. * instructions/data are available.
  206. */
  207. ___flush_dcache_all a2 a3
  208. #endif
  209. memw
  210. isync
  211. ___invalidate_icache_all a2 a3
  212. isync
  213. movi a6, 0
  214. xsr a6, excsave1
  215. /* init_arch kick-starts the linux kernel */
  216. movi a4, init_arch
  217. callx4 a4
  218. movi a4, start_kernel
  219. callx4 a4
  220. should_never_return:
  221. j should_never_return
  222. #ifdef CONFIG_SMP
  223. .Lboot_secondary:
  224. movi a2, cpu_start_ccount
  225. 1:
  226. memw
  227. l32i a3, a2, 0
  228. beqi a3, 0, 1b
  229. movi a3, 0
  230. s32i a3, a2, 0
  231. 1:
  232. memw
  233. l32i a3, a2, 0
  234. beqi a3, 0, 1b
  235. wsr a3, ccount
  236. movi a3, 0
  237. s32i a3, a2, 0
  238. memw
  239. movi a6, 0
  240. wsr a6, excsave1
  241. movi a4, secondary_start_kernel
  242. callx4 a4
  243. j should_never_return
  244. #endif /* CONFIG_SMP */
  245. ENDPROC(_startup)
  246. #ifdef CONFIG_HOTPLUG_CPU
  247. ENTRY(cpu_restart)
  248. #if XCHAL_DCACHE_IS_WRITEBACK
  249. ___flush_invalidate_dcache_all a2 a3
  250. #else
  251. ___invalidate_dcache_all a2 a3
  252. #endif
  253. memw
  254. movi a2, CCON # MX External Register to Configure Cache
  255. movi a3, 0
  256. wer a3, a2
  257. extw
  258. rsr a0, prid
  259. neg a2, a0
  260. movi a3, cpu_start_id
  261. memw
  262. s32i a2, a3, 0
  263. #if XCHAL_DCACHE_IS_WRITEBACK
  264. dhwbi a3, 0
  265. #endif
  266. 1:
  267. memw
  268. l32i a2, a3, 0
  269. dhi a3, 0
  270. bne a2, a0, 1b
  271. /*
  272. * Initialize WB, WS, and clear PS.EXCM (to allow loop instructions).
  273. * Set Interrupt Level just below XCHAL_DEBUGLEVEL to allow
  274. * xt-gdb to single step via DEBUG exceptions received directly
  275. * by ocd.
  276. */
  277. movi a1, 1
  278. movi a0, 0
  279. wsr a1, windowstart
  280. wsr a0, windowbase
  281. rsync
  282. movi a1, LOCKLEVEL
  283. wsr a1, ps
  284. rsync
  285. j _startup
  286. ENDPROC(cpu_restart)
  287. #endif /* CONFIG_HOTPLUG_CPU */
  288. /*
  289. * DATA section
  290. */
  291. .section ".data.init.refok"
  292. .align 4
  293. ENTRY(start_info)
  294. .long init_thread_union + KERNEL_STACK_SIZE
  295. /*
  296. * BSS section
  297. */
  298. __PAGE_ALIGNED_BSS
  299. #ifdef CONFIG_MMU
  300. ENTRY(swapper_pg_dir)
  301. .fill PAGE_SIZE, 1, 0
  302. END(swapper_pg_dir)
  303. #endif
  304. ENTRY(empty_zero_page)
  305. .fill PAGE_SIZE, 1, 0
  306. END(empty_zero_page)