123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594 |
- /*
- * xtensa/config/core-isa.h -- HAL definitions that are dependent on Xtensa
- * processor CORE configuration
- *
- * See <xtensa/config/core.h>, which includes this file, for more details.
- */
- /* Xtensa processor core configuration information.
- Copyright (c) 1999-2015 Tensilica Inc.
- Permission is hereby granted, free of charge, to any person obtaining
- a copy of this software and associated documentation files (the
- "Software"), to deal in the Software without restriction, including
- without limitation the rights to use, copy, modify, merge, publish,
- distribute, sublicense, and/or sell copies of the Software, and to
- permit persons to whom the Software is furnished to do so, subject to
- the following conditions:
- The above copyright notice and this permission notice shall be included
- in all copies or substantial portions of the Software.
- THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
- IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY
- CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
- TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
- SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */
- #ifndef _XTENSA_CORE_CONFIGURATION_H
- #define _XTENSA_CORE_CONFIGURATION_H
- /****************************************************************************
- Parameters Useful for Any Code, USER or PRIVILEGED
- ****************************************************************************/
- /*
- * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is
- * configured, and a value of 0 otherwise. These macros are always defined.
- */
- /*----------------------------------------------------------------------
- ISA
- ----------------------------------------------------------------------*/
- #define XCHAL_HAVE_BE 0 /* big-endian byte ordering */
- #define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */
- #define XCHAL_NUM_AREGS 32 /* num of physical addr regs */
- #define XCHAL_NUM_AREGS_LOG2 5 /* log2(XCHAL_NUM_AREGS) */
- #define XCHAL_MAX_INSTRUCTION_SIZE 3 /* max instr bytes (3..8) */
- #define XCHAL_HAVE_DEBUG 1 /* debug option */
- #define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */
- #define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */
- #define XCHAL_LOOP_BUFFER_SIZE 0 /* zero-ov. loop instr buffer size */
- #define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */
- #define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */
- #define XCHAL_HAVE_SEXT 1 /* SEXT instruction */
- #define XCHAL_HAVE_DEPBITS 0 /* DEPBITS instruction */
- #define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */
- #define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */
- #define XCHAL_HAVE_MUL32 1 /* MULL instruction */
- #define XCHAL_HAVE_MUL32_HIGH 0 /* MULUH/MULSH instructions */
- #define XCHAL_HAVE_DIV32 1 /* QUOS/QUOU/REMS/REMU instructions */
- #define XCHAL_HAVE_L32R 1 /* L32R instruction */
- #define XCHAL_HAVE_ABSOLUTE_LITERALS 0 /* non-PC-rel (extended) L32R */
- #define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */
- #define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */
- #define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */
- #define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */
- #define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */
- #define XCHAL_HAVE_ABS 1 /* ABS instruction */
- /*#define XCHAL_HAVE_POPC 0*/ /* POPC instruction */
- /*#define XCHAL_HAVE_CRC 0*/ /* CRC instruction */
- #define XCHAL_HAVE_RELEASE_SYNC 1 /* L32AI/S32RI instructions */
- #define XCHAL_HAVE_S32C1I 1 /* S32C1I instruction */
- #define XCHAL_HAVE_SPECULATION 0 /* speculation */
- #define XCHAL_HAVE_FULL_RESET 1 /* all regs/state reset */
- #define XCHAL_NUM_CONTEXTS 1 /* */
- #define XCHAL_NUM_MISC_REGS 2 /* num of scratch regs (0..4) */
- #define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */
- #define XCHAL_HAVE_PRID 1 /* processor ID register */
- #define XCHAL_HAVE_EXTERN_REGS 1 /* WER/RER instructions */
- #define XCHAL_HAVE_MX 0 /* MX core (Tensilica internal) */
- #define XCHAL_HAVE_MP_INTERRUPTS 0 /* interrupt distributor port */
- #define XCHAL_HAVE_MP_RUNSTALL 0 /* core RunStall control port */
- #define XCHAL_HAVE_PSO 0 /* Power Shut-Off */
- #define XCHAL_HAVE_PSO_CDM 0 /* core/debug/mem pwr domains */
- #define XCHAL_HAVE_PSO_FULL_RETENTION 0 /* all regs preserved on PSO */
- #define XCHAL_HAVE_THREADPTR 0 /* THREADPTR register */
- #define XCHAL_HAVE_BOOLEANS 0 /* boolean registers */
- #define XCHAL_HAVE_CP 0 /* CPENABLE reg (coprocessor) */
- #define XCHAL_CP_MAXCFG 0 /* max allowed cp id plus one */
- #define XCHAL_HAVE_MAC16 1 /* MAC16 package */
- #define XCHAL_HAVE_FUSION 0 /* Fusion*/
- #define XCHAL_HAVE_FUSION_FP 0 /* Fusion FP option */
- #define XCHAL_HAVE_FUSION_LOW_POWER 0 /* Fusion Low Power option */
- #define XCHAL_HAVE_FUSION_AES 0 /* Fusion BLE/Wifi AES-128 CCM option */
- #define XCHAL_HAVE_FUSION_CONVENC 0 /* Fusion Conv Encode option */
- #define XCHAL_HAVE_FUSION_LFSR_CRC 0 /* Fusion LFSR-CRC option */
- #define XCHAL_HAVE_FUSION_BITOPS 0 /* Fusion Bit Operations Support option */
- #define XCHAL_HAVE_FUSION_AVS 0 /* Fusion AVS option */
- #define XCHAL_HAVE_FUSION_16BIT_BASEBAND 0 /* Fusion 16-bit Baseband option */
- #define XCHAL_HAVE_HIFIPRO 0 /* HiFiPro Audio Engine pkg */
- #define XCHAL_HAVE_HIFI4 0 /* HiFi4 Audio Engine pkg */
- #define XCHAL_HAVE_HIFI4_VFPU 0 /* HiFi4 Audio Engine VFPU option */
- #define XCHAL_HAVE_HIFI3 0 /* HiFi3 Audio Engine pkg */
- #define XCHAL_HAVE_HIFI3_VFPU 0 /* HiFi3 Audio Engine VFPU option */
- #define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */
- #define XCHAL_HAVE_HIFI2EP 0 /* HiFi2EP */
- #define XCHAL_HAVE_HIFI_MINI 0
- #define XCHAL_HAVE_VECTORFPU2005 0 /* vector or user floating-point pkg */
- #define XCHAL_HAVE_USER_DPFPU 0 /* user DP floating-point pkg */
- #define XCHAL_HAVE_USER_SPFPU 0 /* user DP floating-point pkg */
- #define XCHAL_HAVE_FP 0 /* single prec floating point */
- #define XCHAL_HAVE_FP_DIV 0 /* FP with DIV instructions */
- #define XCHAL_HAVE_FP_RECIP 0 /* FP with RECIP instructions */
- #define XCHAL_HAVE_FP_SQRT 0 /* FP with SQRT instructions */
- #define XCHAL_HAVE_FP_RSQRT 0 /* FP with RSQRT instructions */
- #define XCHAL_HAVE_DFP 0 /* double precision FP pkg */
- #define XCHAL_HAVE_DFP_DIV 0 /* DFP with DIV instructions */
- #define XCHAL_HAVE_DFP_RECIP 0 /* DFP with RECIP instructions*/
- #define XCHAL_HAVE_DFP_SQRT 0 /* DFP with SQRT instructions */
- #define XCHAL_HAVE_DFP_RSQRT 0 /* DFP with RSQRT instructions*/
- #define XCHAL_HAVE_DFP_ACCEL 0 /* double precision FP acceleration pkg */
- #define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL /* for backward compatibility */
- #define XCHAL_HAVE_DFPU_SINGLE_ONLY 0 /* DFPU Coprocessor, single precision only */
- #define XCHAL_HAVE_DFPU_SINGLE_DOUBLE 0 /* DFPU Coprocessor, single and double precision */
- #define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */
- #define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */
- #define XCHAL_HAVE_PDX4 0 /* PDX4 */
- #define XCHAL_HAVE_CONNXD2 0 /* ConnX D2 pkg */
- #define XCHAL_HAVE_CONNXD2_DUALLSFLIX 0 /* ConnX D2 & Dual LoadStore Flix */
- #define XCHAL_HAVE_BBE16 0 /* ConnX BBE16 pkg */
- #define XCHAL_HAVE_BBE16_RSQRT 0 /* BBE16 & vector recip sqrt */
- #define XCHAL_HAVE_BBE16_VECDIV 0 /* BBE16 & vector divide */
- #define XCHAL_HAVE_BBE16_DESPREAD 0 /* BBE16 & despread */
- #define XCHAL_HAVE_BBENEP 0 /* ConnX BBENEP pkgs */
- #define XCHAL_HAVE_BSP3 0 /* ConnX BSP3 pkg */
- #define XCHAL_HAVE_BSP3_TRANSPOSE 0 /* BSP3 & transpose32x32 */
- #define XCHAL_HAVE_SSP16 0 /* ConnX SSP16 pkg */
- #define XCHAL_HAVE_SSP16_VITERBI 0 /* SSP16 & viterbi */
- #define XCHAL_HAVE_TURBO16 0 /* ConnX Turbo16 pkg */
- #define XCHAL_HAVE_BBP16 0 /* ConnX BBP16 pkg */
- #define XCHAL_HAVE_FLIX3 0 /* basic 3-way FLIX option */
- #define XCHAL_HAVE_GRIVPEP 0 /* GRIVPEP is General Release of IVPEP */
- #define XCHAL_HAVE_GRIVPEP_HISTOGRAM 0 /* Histogram option on GRIVPEP */
- /*----------------------------------------------------------------------
- MISC
- ----------------------------------------------------------------------*/
- #define XCHAL_NUM_LOADSTORE_UNITS 1 /* load/store units */
- #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */
- #define XCHAL_INST_FETCH_WIDTH 4 /* instr-fetch width in bytes */
- #define XCHAL_DATA_WIDTH 4 /* data width in bytes */
- #define XCHAL_DATA_PIPE_DELAY 1 /* d-side pipeline delay
- (1 = 5-stage, 2 = 7-stage) */
- #define XCHAL_CLOCK_GATING_GLOBAL 0 /* global clock gating */
- #define XCHAL_CLOCK_GATING_FUNCUNIT 0 /* funct. unit clock gating */
- /* In T1050, applies to selected core load and store instructions (see ISA): */
- #define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */
- #define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/
- #define XCHAL_UNALIGNED_LOAD_HW 0 /* unaligned loads work in hw */
- #define XCHAL_UNALIGNED_STORE_HW 0 /* unaligned stores work in hw*/
- #define XCHAL_SW_VERSION 1100002 /* sw version of this header */
- #define XCHAL_CORE_ID "de212" /* alphanum core name
- (CoreID) set in the Xtensa
- Processor Generator */
- #define XCHAL_BUILD_UNIQUE_ID 0x0005A985 /* 22-bit sw build ID */
- /*
- * These definitions describe the hardware targeted by this software.
- */
- #define XCHAL_HW_CONFIGID0 0xC283DFFE /* ConfigID hi 32 bits*/
- #define XCHAL_HW_CONFIGID1 0x1C85A985 /* ConfigID lo 32 bits*/
- #define XCHAL_HW_VERSION_NAME "LX6.0.2" /* full version name */
- #define XCHAL_HW_VERSION_MAJOR 2600 /* major ver# of targeted hw */
- #define XCHAL_HW_VERSION_MINOR 2 /* minor ver# of targeted hw */
- #define XCHAL_HW_VERSION 260002 /* major*100+minor */
- #define XCHAL_HW_REL_LX6 1
- #define XCHAL_HW_REL_LX6_0 1
- #define XCHAL_HW_REL_LX6_0_2 1
- #define XCHAL_HW_CONFIGID_RELIABLE 1
- /* If software targets a *range* of hardware versions, these are the bounds: */
- #define XCHAL_HW_MIN_VERSION_MAJOR 2600 /* major v of earliest tgt hw */
- #define XCHAL_HW_MIN_VERSION_MINOR 2 /* minor v of earliest tgt hw */
- #define XCHAL_HW_MIN_VERSION 260002 /* earliest targeted hw */
- #define XCHAL_HW_MAX_VERSION_MAJOR 2600 /* major v of latest tgt hw */
- #define XCHAL_HW_MAX_VERSION_MINOR 2 /* minor v of latest tgt hw */
- #define XCHAL_HW_MAX_VERSION 260002 /* latest targeted hw */
- /*----------------------------------------------------------------------
- CACHE
- ----------------------------------------------------------------------*/
- #define XCHAL_ICACHE_LINESIZE 32 /* I-cache line size in bytes */
- #define XCHAL_DCACHE_LINESIZE 32 /* D-cache line size in bytes */
- #define XCHAL_ICACHE_LINEWIDTH 5 /* log2(I line size in bytes) */
- #define XCHAL_DCACHE_LINEWIDTH 5 /* log2(D line size in bytes) */
- #define XCHAL_ICACHE_SIZE 8192 /* I-cache size in bytes or 0 */
- #define XCHAL_DCACHE_SIZE 8192 /* D-cache size in bytes or 0 */
- #define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */
- #define XCHAL_DCACHE_IS_COHERENT 0 /* MP coherence feature */
- #define XCHAL_HAVE_PREFETCH 0 /* PREFCTL register */
- #define XCHAL_HAVE_PREFETCH_L1 0 /* prefetch to L1 dcache */
- #define XCHAL_PREFETCH_CASTOUT_LINES 0 /* dcache pref. castout bufsz */
- #define XCHAL_PREFETCH_ENTRIES 0 /* cache prefetch entries */
- #define XCHAL_PREFETCH_BLOCK_ENTRIES 0 /* prefetch block streams */
- #define XCHAL_HAVE_CACHE_BLOCKOPS 0 /* block prefetch for caches */
- #define XCHAL_HAVE_ICACHE_TEST 1 /* Icache test instructions */
- #define XCHAL_HAVE_DCACHE_TEST 1 /* Dcache test instructions */
- #define XCHAL_HAVE_ICACHE_DYN_WAYS 0 /* Icache dynamic way support */
- #define XCHAL_HAVE_DCACHE_DYN_WAYS 0 /* Dcache dynamic way support */
- /****************************************************************************
- Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code
- ****************************************************************************/
- #ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY
- /*----------------------------------------------------------------------
- CACHE
- ----------------------------------------------------------------------*/
- #define XCHAL_HAVE_PIF 1 /* any outbound PIF present */
- /* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */
- /* Number of cache sets in log2(lines per way): */
- #define XCHAL_ICACHE_SETWIDTH 7
- #define XCHAL_DCACHE_SETWIDTH 7
- /* Cache set associativity (number of ways): */
- #define XCHAL_ICACHE_WAYS 2
- #define XCHAL_DCACHE_WAYS 2
- /* Cache features: */
- #define XCHAL_ICACHE_LINE_LOCKABLE 1
- #define XCHAL_DCACHE_LINE_LOCKABLE 1
- #define XCHAL_ICACHE_ECC_PARITY 0
- #define XCHAL_DCACHE_ECC_PARITY 0
- /* Cache access size in bytes (affects operation of SICW instruction): */
- #define XCHAL_ICACHE_ACCESS_SIZE 4
- #define XCHAL_DCACHE_ACCESS_SIZE 4
- #define XCHAL_DCACHE_BANKS 1 /* number of banks */
- /* Number of encoded cache attr bits (see <xtensa/hal.h> for decoded bits): */
- #define XCHAL_CA_BITS 4
- /* Whether MEMCTL register has anything useful */
- #define XCHAL_USE_MEMCTL (((XCHAL_LOOP_BUFFER_SIZE > 0) || \
- XCHAL_DCACHE_IS_COHERENT || \
- XCHAL_HAVE_ICACHE_DYN_WAYS || \
- XCHAL_HAVE_DCACHE_DYN_WAYS) && \
- (XCHAL_HW_MIN_VERSION >= XTENSA_HWVERSION_RE_2012_0))
- /*----------------------------------------------------------------------
- INTERNAL I/D RAM/ROMs and XLMI
- ----------------------------------------------------------------------*/
- #define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */
- #define XCHAL_NUM_INSTRAM 1 /* number of core instr. RAMs */
- #define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */
- #define XCHAL_NUM_DATARAM 1 /* number of core data RAMs */
- #define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/
- #define XCHAL_NUM_XLMI 1 /* number of core XLMI ports */
- /* Instruction RAM 0: */
- #define XCHAL_INSTRAM0_VADDR 0x40000000 /* virtual address */
- #define XCHAL_INSTRAM0_PADDR 0x40000000 /* physical address */
- #define XCHAL_INSTRAM0_SIZE 131072 /* size in bytes */
- #define XCHAL_INSTRAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */
- /* Data RAM 0: */
- #define XCHAL_DATARAM0_VADDR 0x3FFE0000 /* virtual address */
- #define XCHAL_DATARAM0_PADDR 0x3FFE0000 /* physical address */
- #define XCHAL_DATARAM0_SIZE 131072 /* size in bytes */
- #define XCHAL_DATARAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */
- #define XCHAL_DATARAM0_BANKS 1 /* number of banks */
- /* XLMI Port 0: */
- #define XCHAL_XLMI0_VADDR 0x3FFC0000 /* virtual address */
- #define XCHAL_XLMI0_PADDR 0x3FFC0000 /* physical address */
- #define XCHAL_XLMI0_SIZE 131072 /* size in bytes */
- #define XCHAL_XLMI0_ECC_PARITY 0 /* ECC/parity type, 0=none */
- #define XCHAL_HAVE_IMEM_LOADSTORE 1 /* can load/store to IROM/IRAM*/
- /*----------------------------------------------------------------------
- INTERRUPTS and TIMERS
- ----------------------------------------------------------------------*/
- #define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */
- #define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */
- #define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */
- #define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */
- #define XCHAL_NUM_TIMERS 3 /* number of CCOMPAREn regs */
- #define XCHAL_NUM_INTERRUPTS 22 /* number of interrupts */
- #define XCHAL_NUM_INTERRUPTS_LOG2 5 /* ceil(log2(NUM_INTERRUPTS)) */
- #define XCHAL_NUM_EXTINTERRUPTS 17 /* num of external interrupts */
- #define XCHAL_NUM_INTLEVELS 6 /* number of interrupt levels
- (not including level zero) */
- #define XCHAL_EXCM_LEVEL 3 /* level masked by PS.EXCM */
- /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */
- /* Masks of interrupts at each interrupt level: */
- #define XCHAL_INTLEVEL1_MASK 0x001F80FF
- #define XCHAL_INTLEVEL2_MASK 0x00000100
- #define XCHAL_INTLEVEL3_MASK 0x00200E00
- #define XCHAL_INTLEVEL4_MASK 0x00001000
- #define XCHAL_INTLEVEL5_MASK 0x00002000
- #define XCHAL_INTLEVEL6_MASK 0x00000000
- #define XCHAL_INTLEVEL7_MASK 0x00004000
- /* Masks of interrupts at each range 1..n of interrupt levels: */
- #define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x001F80FF
- #define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x001F81FF
- #define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x003F8FFF
- #define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x003F9FFF
- #define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x003FBFFF
- #define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x003FBFFF
- #define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x003FFFFF
- /* Level of each interrupt: */
- #define XCHAL_INT0_LEVEL 1
- #define XCHAL_INT1_LEVEL 1
- #define XCHAL_INT2_LEVEL 1
- #define XCHAL_INT3_LEVEL 1
- #define XCHAL_INT4_LEVEL 1
- #define XCHAL_INT5_LEVEL 1
- #define XCHAL_INT6_LEVEL 1
- #define XCHAL_INT7_LEVEL 1
- #define XCHAL_INT8_LEVEL 2
- #define XCHAL_INT9_LEVEL 3
- #define XCHAL_INT10_LEVEL 3
- #define XCHAL_INT11_LEVEL 3
- #define XCHAL_INT12_LEVEL 4
- #define XCHAL_INT13_LEVEL 5
- #define XCHAL_INT14_LEVEL 7
- #define XCHAL_INT15_LEVEL 1
- #define XCHAL_INT16_LEVEL 1
- #define XCHAL_INT17_LEVEL 1
- #define XCHAL_INT18_LEVEL 1
- #define XCHAL_INT19_LEVEL 1
- #define XCHAL_INT20_LEVEL 1
- #define XCHAL_INT21_LEVEL 3
- #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */
- #define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */
- #define XCHAL_NMILEVEL 7 /* NMI "level" (for use with
- EXCSAVE/EPS/EPC_n, RFI n) */
- /* Type of each interrupt: */
- #define XCHAL_INT0_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT1_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT2_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT3_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT5_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT6_TYPE XTHAL_INTTYPE_TIMER
- #define XCHAL_INT7_TYPE XTHAL_INTTYPE_SOFTWARE
- #define XCHAL_INT8_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT9_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT10_TYPE XTHAL_INTTYPE_TIMER
- #define XCHAL_INT11_TYPE XTHAL_INTTYPE_SOFTWARE
- #define XCHAL_INT12_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
- #define XCHAL_INT13_TYPE XTHAL_INTTYPE_TIMER
- #define XCHAL_INT14_TYPE XTHAL_INTTYPE_NMI
- #define XCHAL_INT15_TYPE XTHAL_INTTYPE_EXTERN_EDGE
- #define XCHAL_INT16_TYPE XTHAL_INTTYPE_EXTERN_EDGE
- #define XCHAL_INT17_TYPE XTHAL_INTTYPE_EXTERN_EDGE
- #define XCHAL_INT18_TYPE XTHAL_INTTYPE_EXTERN_EDGE
- #define XCHAL_INT19_TYPE XTHAL_INTTYPE_EXTERN_EDGE
- #define XCHAL_INT20_TYPE XTHAL_INTTYPE_EXTERN_EDGE
- #define XCHAL_INT21_TYPE XTHAL_INTTYPE_EXTERN_EDGE
- /* Masks of interrupts for each type of interrupt: */
- #define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFC00000
- #define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000880
- #define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x003F8000
- #define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0000133F
- #define XCHAL_INTTYPE_MASK_TIMER 0x00002440
- #define XCHAL_INTTYPE_MASK_NMI 0x00004000
- #define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000
- #define XCHAL_INTTYPE_MASK_PROFILING 0x00000000
- /* Interrupt numbers assigned to specific interrupt sources: */
- #define XCHAL_TIMER0_INTERRUPT 6 /* CCOMPARE0 */
- #define XCHAL_TIMER1_INTERRUPT 10 /* CCOMPARE1 */
- #define XCHAL_TIMER2_INTERRUPT 13 /* CCOMPARE2 */
- #define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED
- #define XCHAL_NMI_INTERRUPT 14 /* non-maskable interrupt */
- /* Interrupt numbers for levels at which only one interrupt is configured: */
- #define XCHAL_INTLEVEL2_NUM 8
- #define XCHAL_INTLEVEL4_NUM 12
- #define XCHAL_INTLEVEL5_NUM 13
- #define XCHAL_INTLEVEL7_NUM 14
- /* (There are many interrupts each at level(s) 1, 3.) */
- /*
- * External interrupt mapping.
- * These macros describe how Xtensa processor interrupt numbers
- * (as numbered internally, eg. in INTERRUPT and INTENABLE registers)
- * map to external BInterrupt<n> pins, for those interrupts
- * configured as external (level-triggered, edge-triggered, or NMI).
- * See the Xtensa processor databook for more details.
- */
- /* Core interrupt numbers mapped to each EXTERNAL BInterrupt pin number: */
- #define XCHAL_EXTINT0_NUM 0 /* (intlevel 1) */
- #define XCHAL_EXTINT1_NUM 1 /* (intlevel 1) */
- #define XCHAL_EXTINT2_NUM 2 /* (intlevel 1) */
- #define XCHAL_EXTINT3_NUM 3 /* (intlevel 1) */
- #define XCHAL_EXTINT4_NUM 4 /* (intlevel 1) */
- #define XCHAL_EXTINT5_NUM 5 /* (intlevel 1) */
- #define XCHAL_EXTINT6_NUM 8 /* (intlevel 2) */
- #define XCHAL_EXTINT7_NUM 9 /* (intlevel 3) */
- #define XCHAL_EXTINT8_NUM 12 /* (intlevel 4) */
- #define XCHAL_EXTINT9_NUM 14 /* (intlevel 7) */
- #define XCHAL_EXTINT10_NUM 15 /* (intlevel 1) */
- #define XCHAL_EXTINT11_NUM 16 /* (intlevel 1) */
- #define XCHAL_EXTINT12_NUM 17 /* (intlevel 1) */
- #define XCHAL_EXTINT13_NUM 18 /* (intlevel 1) */
- #define XCHAL_EXTINT14_NUM 19 /* (intlevel 1) */
- #define XCHAL_EXTINT15_NUM 20 /* (intlevel 1) */
- #define XCHAL_EXTINT16_NUM 21 /* (intlevel 3) */
- /* EXTERNAL BInterrupt pin numbers mapped to each core interrupt number: */
- #define XCHAL_INT0_EXTNUM 0 /* (intlevel 1) */
- #define XCHAL_INT1_EXTNUM 1 /* (intlevel 1) */
- #define XCHAL_INT2_EXTNUM 2 /* (intlevel 1) */
- #define XCHAL_INT3_EXTNUM 3 /* (intlevel 1) */
- #define XCHAL_INT4_EXTNUM 4 /* (intlevel 1) */
- #define XCHAL_INT5_EXTNUM 5 /* (intlevel 1) */
- #define XCHAL_INT8_EXTNUM 6 /* (intlevel 2) */
- #define XCHAL_INT9_EXTNUM 7 /* (intlevel 3) */
- #define XCHAL_INT12_EXTNUM 8 /* (intlevel 4) */
- #define XCHAL_INT14_EXTNUM 9 /* (intlevel 7) */
- #define XCHAL_INT15_EXTNUM 10 /* (intlevel 1) */
- #define XCHAL_INT16_EXTNUM 11 /* (intlevel 1) */
- #define XCHAL_INT17_EXTNUM 12 /* (intlevel 1) */
- #define XCHAL_INT18_EXTNUM 13 /* (intlevel 1) */
- #define XCHAL_INT19_EXTNUM 14 /* (intlevel 1) */
- #define XCHAL_INT20_EXTNUM 15 /* (intlevel 1) */
- #define XCHAL_INT21_EXTNUM 16 /* (intlevel 3) */
- /*----------------------------------------------------------------------
- EXCEPTIONS and VECTORS
- ----------------------------------------------------------------------*/
- #define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture
- number: 1 == XEA1 (old)
- 2 == XEA2 (new)
- 0 == XEAX (extern) or TX */
- #define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */
- #define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */
- #define XCHAL_HAVE_XEAX 0 /* External Exception Arch. */
- #define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */
- #define XCHAL_HAVE_HALT 0 /* halt architecture option */
- #define XCHAL_HAVE_BOOTLOADER 0 /* boot loader (for TX) */
- #define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */
- #define XCHAL_HAVE_VECTOR_SELECT 1 /* relocatable vectors */
- #define XCHAL_HAVE_VECBASE 1 /* relocatable vectors */
- #define XCHAL_VECBASE_RESET_VADDR 0x60000000 /* VECBASE reset value */
- #define XCHAL_VECBASE_RESET_PADDR 0x60000000
- #define XCHAL_RESET_VECBASE_OVERLAP 0
- #define XCHAL_RESET_VECTOR0_VADDR 0x50000000
- #define XCHAL_RESET_VECTOR0_PADDR 0x50000000
- #define XCHAL_RESET_VECTOR1_VADDR 0x40000400
- #define XCHAL_RESET_VECTOR1_PADDR 0x40000400
- #define XCHAL_RESET_VECTOR_VADDR 0x50000000
- #define XCHAL_RESET_VECTOR_PADDR 0x50000000
- #define XCHAL_USER_VECOFS 0x00000340
- #define XCHAL_USER_VECTOR_VADDR 0x60000340
- #define XCHAL_USER_VECTOR_PADDR 0x60000340
- #define XCHAL_KERNEL_VECOFS 0x00000300
- #define XCHAL_KERNEL_VECTOR_VADDR 0x60000300
- #define XCHAL_KERNEL_VECTOR_PADDR 0x60000300
- #define XCHAL_DOUBLEEXC_VECOFS 0x000003C0
- #define XCHAL_DOUBLEEXC_VECTOR_VADDR 0x600003C0
- #define XCHAL_DOUBLEEXC_VECTOR_PADDR 0x600003C0
- #define XCHAL_WINDOW_OF4_VECOFS 0x00000000
- #define XCHAL_WINDOW_UF4_VECOFS 0x00000040
- #define XCHAL_WINDOW_OF8_VECOFS 0x00000080
- #define XCHAL_WINDOW_UF8_VECOFS 0x000000C0
- #define XCHAL_WINDOW_OF12_VECOFS 0x00000100
- #define XCHAL_WINDOW_UF12_VECOFS 0x00000140
- #define XCHAL_WINDOW_VECTORS_VADDR 0x60000000
- #define XCHAL_WINDOW_VECTORS_PADDR 0x60000000
- #define XCHAL_INTLEVEL2_VECOFS 0x00000180
- #define XCHAL_INTLEVEL2_VECTOR_VADDR 0x60000180
- #define XCHAL_INTLEVEL2_VECTOR_PADDR 0x60000180
- #define XCHAL_INTLEVEL3_VECOFS 0x000001C0
- #define XCHAL_INTLEVEL3_VECTOR_VADDR 0x600001C0
- #define XCHAL_INTLEVEL3_VECTOR_PADDR 0x600001C0
- #define XCHAL_INTLEVEL4_VECOFS 0x00000200
- #define XCHAL_INTLEVEL4_VECTOR_VADDR 0x60000200
- #define XCHAL_INTLEVEL4_VECTOR_PADDR 0x60000200
- #define XCHAL_INTLEVEL5_VECOFS 0x00000240
- #define XCHAL_INTLEVEL5_VECTOR_VADDR 0x60000240
- #define XCHAL_INTLEVEL5_VECTOR_PADDR 0x60000240
- #define XCHAL_INTLEVEL6_VECOFS 0x00000280
- #define XCHAL_INTLEVEL6_VECTOR_VADDR 0x60000280
- #define XCHAL_INTLEVEL6_VECTOR_PADDR 0x60000280
- #define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL6_VECOFS
- #define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL6_VECTOR_VADDR
- #define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL6_VECTOR_PADDR
- #define XCHAL_NMI_VECOFS 0x000002C0
- #define XCHAL_NMI_VECTOR_VADDR 0x600002C0
- #define XCHAL_NMI_VECTOR_PADDR 0x600002C0
- #define XCHAL_INTLEVEL7_VECOFS XCHAL_NMI_VECOFS
- #define XCHAL_INTLEVEL7_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR
- #define XCHAL_INTLEVEL7_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR
- /*----------------------------------------------------------------------
- DEBUG MODULE
- ----------------------------------------------------------------------*/
- /* Misc */
- #define XCHAL_HAVE_DEBUG_ERI 1 /* ERI to debug module */
- #define XCHAL_HAVE_DEBUG_APB 0 /* APB to debug module */
- #define XCHAL_HAVE_DEBUG_JTAG 1 /* JTAG to debug module */
- /* On-Chip Debug (OCD) */
- #define XCHAL_HAVE_OCD 1 /* OnChipDebug option */
- #define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */
- #define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */
- #define XCHAL_HAVE_OCD_DIR_ARRAY 0 /* faster OCD option (to LX4) */
- #define XCHAL_HAVE_OCD_LS32DDR 1 /* L32DDR/S32DDR (faster OCD) */
- /* TRAX (in core) */
- #define XCHAL_HAVE_TRAX 1 /* TRAX in debug module */
- #define XCHAL_TRAX_MEM_SIZE 262144 /* TRAX memory size in bytes */
- #define XCHAL_TRAX_MEM_SHAREABLE 0 /* start/end regs; ready sig. */
- #define XCHAL_TRAX_ATB_WIDTH 0 /* ATB width (bits), 0=no ATB */
- #define XCHAL_TRAX_TIME_WIDTH 0 /* timestamp bitwidth, 0=none */
- /* Perf counters */
- #define XCHAL_NUM_PERF_COUNTERS 0 /* performance counters */
- /*----------------------------------------------------------------------
- MMU
- ----------------------------------------------------------------------*/
- /* See core-matmap.h header file for more details. */
- #define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */
- #define XCHAL_HAVE_SPANNING_WAY 1 /* one way maps I+D 4GB vaddr */
- #define XCHAL_SPANNING_WAY 0 /* TLB spanning way number */
- #define XCHAL_HAVE_IDENTITY_MAP 1 /* vaddr == paddr always */
- #define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */
- #define XCHAL_HAVE_MIMIC_CACHEATTR 1 /* region protection */
- #define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */
- #define XCHAL_HAVE_PTP_MMU 0 /* full MMU (with page table
- [autorefill] and protection)
- usable for an MMU-based OS */
- /* If none of the above last 4 are set, it's a custom TLB configuration. */
- #define XCHAL_MMU_ASID_BITS 0 /* number of bits in ASIDs */
- #define XCHAL_MMU_RINGS 1 /* number of rings (1..4) */
- #define XCHAL_MMU_RING_BITS 0 /* num of bits in RING field */
- #endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */
- #endif /* _XTENSA_CORE_CONFIGURATION_H */
|