pata_cs5530.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * pata-cs5530.c - CS5530 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. *
  5. * based upon cs5530.c by Mark Lord.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * Loosely based on the piix & svwks drivers.
  21. *
  22. * Documentation:
  23. * Available from AMD web site.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/blkdev.h>
  29. #include <linux/delay.h>
  30. #include <scsi/scsi_host.h>
  31. #include <linux/libata.h>
  32. #include <linux/dmi.h>
  33. #define DRV_NAME "pata_cs5530"
  34. #define DRV_VERSION "0.7.4"
  35. static void __iomem *cs5530_port_base(struct ata_port *ap)
  36. {
  37. unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
  38. return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
  39. }
  40. /**
  41. * cs5530_set_piomode - PIO setup
  42. * @ap: ATA interface
  43. * @adev: device on the interface
  44. *
  45. * Set our PIO requirements. This is fairly simple on the CS5530
  46. * chips.
  47. */
  48. static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
  49. {
  50. static const unsigned int cs5530_pio_timings[2][5] = {
  51. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  52. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  53. };
  54. void __iomem *base = cs5530_port_base(ap);
  55. u32 tuning;
  56. int format;
  57. /* Find out which table to use */
  58. tuning = ioread32(base + 0x04);
  59. format = (tuning & 0x80000000UL) ? 1 : 0;
  60. /* Now load the right timing register */
  61. if (adev->devno)
  62. base += 0x08;
  63. iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
  64. }
  65. /**
  66. * cs5530_set_dmamode - DMA timing setup
  67. * @ap: ATA interface
  68. * @adev: Device being configured
  69. *
  70. * We cannot mix MWDMA and UDMA without reloading timings each switch
  71. * master to slave. We track the last DMA setup in order to minimise
  72. * reloads.
  73. */
  74. static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  75. {
  76. void __iomem *base = cs5530_port_base(ap);
  77. u32 tuning, timing = 0;
  78. u8 reg;
  79. /* Find out which table to use */
  80. tuning = ioread32(base + 0x04);
  81. switch(adev->dma_mode) {
  82. case XFER_UDMA_0:
  83. timing = 0x00921250;break;
  84. case XFER_UDMA_1:
  85. timing = 0x00911140;break;
  86. case XFER_UDMA_2:
  87. timing = 0x00911030;break;
  88. case XFER_MW_DMA_0:
  89. timing = 0x00077771;break;
  90. case XFER_MW_DMA_1:
  91. timing = 0x00012121;break;
  92. case XFER_MW_DMA_2:
  93. timing = 0x00002020;break;
  94. default:
  95. BUG();
  96. }
  97. /* Merge in the PIO format bit */
  98. timing |= (tuning & 0x80000000UL);
  99. if (adev->devno == 0) /* Master */
  100. iowrite32(timing, base + 0x04);
  101. else {
  102. if (timing & 0x00100000)
  103. tuning |= 0x00100000; /* UDMA for both */
  104. else
  105. tuning &= ~0x00100000; /* MWDMA for both */
  106. iowrite32(tuning, base + 0x04);
  107. iowrite32(timing, base + 0x0C);
  108. }
  109. /* Set the DMA capable bit in the BMDMA area */
  110. reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  111. reg |= (1 << (5 + adev->devno));
  112. iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  113. /* Remember the last DMA setup we did */
  114. ap->private_data = adev;
  115. }
  116. /**
  117. * cs5530_qc_issue - command issue
  118. * @qc: command pending
  119. *
  120. * Called when the libata layer is about to issue a command. We wrap
  121. * this interface so that we can load the correct ATA timings if
  122. * necessary. Specifically we have a problem that there is only
  123. * one MWDMA/UDMA bit.
  124. */
  125. static unsigned int cs5530_qc_issue(struct ata_queued_cmd *qc)
  126. {
  127. struct ata_port *ap = qc->ap;
  128. struct ata_device *adev = qc->dev;
  129. struct ata_device *prev = ap->private_data;
  130. /* See if the DMA settings could be wrong */
  131. if (ata_dma_enabled(adev) && adev != prev && prev != NULL) {
  132. /* Maybe, but do the channels match MWDMA/UDMA ? */
  133. if ((ata_using_udma(adev) && !ata_using_udma(prev)) ||
  134. (ata_using_udma(prev) && !ata_using_udma(adev)))
  135. /* Switch the mode bits */
  136. cs5530_set_dmamode(ap, adev);
  137. }
  138. return ata_bmdma_qc_issue(qc);
  139. }
  140. static struct scsi_host_template cs5530_sht = {
  141. ATA_BMDMA_SHT(DRV_NAME),
  142. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  143. };
  144. static struct ata_port_operations cs5530_port_ops = {
  145. .inherits = &ata_bmdma_port_ops,
  146. .qc_prep = ata_bmdma_dumb_qc_prep,
  147. .qc_issue = cs5530_qc_issue,
  148. .cable_detect = ata_cable_40wire,
  149. .set_piomode = cs5530_set_piomode,
  150. .set_dmamode = cs5530_set_dmamode,
  151. };
  152. static const struct dmi_system_id palmax_dmi_table[] = {
  153. {
  154. .ident = "Palmax PD1100",
  155. .matches = {
  156. DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
  157. DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
  158. },
  159. },
  160. { }
  161. };
  162. static int cs5530_is_palmax(void)
  163. {
  164. if (dmi_check_system(palmax_dmi_table)) {
  165. printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
  166. return 1;
  167. }
  168. return 0;
  169. }
  170. /**
  171. * cs5530_init_chip - Chipset init
  172. *
  173. * Perform the chip initialisation work that is shared between both
  174. * setup and resume paths
  175. */
  176. static int cs5530_init_chip(void)
  177. {
  178. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
  179. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  180. switch (dev->device) {
  181. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  182. master_0 = pci_dev_get(dev);
  183. break;
  184. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  185. cs5530_0 = pci_dev_get(dev);
  186. break;
  187. }
  188. }
  189. if (!master_0) {
  190. printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
  191. goto fail_put;
  192. }
  193. if (!cs5530_0) {
  194. printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
  195. goto fail_put;
  196. }
  197. pci_set_master(cs5530_0);
  198. pci_try_set_mwi(cs5530_0);
  199. /*
  200. * Set PCI CacheLineSize to 16-bytes:
  201. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  202. *
  203. * Note: This value is constant because the 5530 is only a Geode companion
  204. */
  205. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  206. /*
  207. * Disable trapping of UDMA register accesses (Win98 hack):
  208. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  209. */
  210. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  211. /*
  212. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  213. * The other settings are what is necessary to get the register
  214. * into a sane state for IDE DMA operation.
  215. */
  216. pci_write_config_byte(master_0, 0x40, 0x1e);
  217. /*
  218. * Set max PCI burst size (16-bytes seems to work best):
  219. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  220. * all others: clear bit-1 at 0x41, and do:
  221. * 128bytes: OR 0x00 at 0x41
  222. * 256bytes: OR 0x04 at 0x41
  223. * 512bytes: OR 0x08 at 0x41
  224. * 1024bytes: OR 0x0c at 0x41
  225. */
  226. pci_write_config_byte(master_0, 0x41, 0x14);
  227. /*
  228. * These settings are necessary to get the chip
  229. * into a sane state for IDE DMA operation.
  230. */
  231. pci_write_config_byte(master_0, 0x42, 0x00);
  232. pci_write_config_byte(master_0, 0x43, 0xc1);
  233. pci_dev_put(master_0);
  234. pci_dev_put(cs5530_0);
  235. return 0;
  236. fail_put:
  237. pci_dev_put(master_0);
  238. pci_dev_put(cs5530_0);
  239. return -ENODEV;
  240. }
  241. /**
  242. * cs5530_init_one - Initialise a CS5530
  243. * @dev: PCI device
  244. * @id: Entry in match table
  245. *
  246. * Install a driver for the newly found CS5530 companion chip. Most of
  247. * this is just housekeeping. We have to set the chip up correctly and
  248. * turn off various bits of emulation magic.
  249. */
  250. static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  251. {
  252. static const struct ata_port_info info = {
  253. .flags = ATA_FLAG_SLAVE_POSS,
  254. .pio_mask = ATA_PIO4,
  255. .mwdma_mask = ATA_MWDMA2,
  256. .udma_mask = ATA_UDMA2,
  257. .port_ops = &cs5530_port_ops
  258. };
  259. /* The docking connector doesn't do UDMA, and it seems not MWDMA */
  260. static const struct ata_port_info info_palmax_secondary = {
  261. .flags = ATA_FLAG_SLAVE_POSS,
  262. .pio_mask = ATA_PIO4,
  263. .port_ops = &cs5530_port_ops
  264. };
  265. const struct ata_port_info *ppi[] = { &info, NULL };
  266. int rc;
  267. rc = pcim_enable_device(pdev);
  268. if (rc)
  269. return rc;
  270. /* Chip initialisation */
  271. if (cs5530_init_chip())
  272. return -ENODEV;
  273. if (cs5530_is_palmax())
  274. ppi[1] = &info_palmax_secondary;
  275. /* Now kick off ATA set up */
  276. return ata_pci_bmdma_init_one(pdev, ppi, &cs5530_sht, NULL, 0);
  277. }
  278. #ifdef CONFIG_PM_SLEEP
  279. static int cs5530_reinit_one(struct pci_dev *pdev)
  280. {
  281. struct ata_host *host = pci_get_drvdata(pdev);
  282. int rc;
  283. rc = ata_pci_device_do_resume(pdev);
  284. if (rc)
  285. return rc;
  286. /* If we fail on resume we are doomed */
  287. if (cs5530_init_chip())
  288. return -EIO;
  289. ata_host_resume(host);
  290. return 0;
  291. }
  292. #endif /* CONFIG_PM_SLEEP */
  293. static const struct pci_device_id cs5530[] = {
  294. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
  295. { },
  296. };
  297. static struct pci_driver cs5530_pci_driver = {
  298. .name = DRV_NAME,
  299. .id_table = cs5530,
  300. .probe = cs5530_init_one,
  301. .remove = ata_pci_remove_one,
  302. #ifdef CONFIG_PM_SLEEP
  303. .suspend = ata_pci_device_suspend,
  304. .resume = cs5530_reinit_one,
  305. #endif
  306. };
  307. module_pci_driver(cs5530_pci_driver);
  308. MODULE_AUTHOR("Alan Cox");
  309. MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
  310. MODULE_LICENSE("GPL");
  311. MODULE_DEVICE_TABLE(pci, cs5530);
  312. MODULE_VERSION(DRV_VERSION);