pata_hpt3x2n.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /*
  2. * Libata driver for the HighPoint 371N, 372N, and 302N UDMA66 ATA controllers.
  3. *
  4. * This driver is heavily based upon:
  5. *
  6. * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
  7. *
  8. * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
  9. * Portions Copyright (C) 2001 Sun Microsystems, Inc.
  10. * Portions Copyright (C) 2003 Red Hat Inc
  11. * Portions Copyright (C) 2005-2010 MontaVista Software, Inc.
  12. *
  13. *
  14. * TODO
  15. * Work out best PLL policy
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <scsi/scsi_host.h>
  24. #include <linux/libata.h>
  25. #define DRV_NAME "pata_hpt3x2n"
  26. #define DRV_VERSION "0.3.15"
  27. enum {
  28. HPT_PCI_FAST = (1 << 31),
  29. PCI66 = (1 << 1),
  30. USE_DPLL = (1 << 0)
  31. };
  32. struct hpt_clock {
  33. u8 xfer_speed;
  34. u32 timing;
  35. };
  36. struct hpt_chip {
  37. const char *name;
  38. struct hpt_clock *clocks[3];
  39. };
  40. /* key for bus clock timings
  41. * bit
  42. * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
  43. * cycles = value + 1
  44. * 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
  45. * cycles = value + 1
  46. * 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
  47. * register access.
  48. * 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
  49. * register access.
  50. * 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
  51. * 21 CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
  52. * 22:24 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
  53. * 25:27 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
  54. * register access.
  55. * 28 UDMA enable.
  56. * 29 DMA enable.
  57. * 30 PIO_MST enable. If set, the chip is in bus master mode during
  58. * PIO xfer.
  59. * 31 FIFO enable. Only for PIO.
  60. */
  61. /* 66MHz DPLL clocks */
  62. static struct hpt_clock hpt3x2n_clocks[] = {
  63. { XFER_UDMA_7, 0x1c869c62 },
  64. { XFER_UDMA_6, 0x1c869c62 },
  65. { XFER_UDMA_5, 0x1c8a9c62 },
  66. { XFER_UDMA_4, 0x1c8a9c62 },
  67. { XFER_UDMA_3, 0x1c8e9c62 },
  68. { XFER_UDMA_2, 0x1c929c62 },
  69. { XFER_UDMA_1, 0x1c9a9c62 },
  70. { XFER_UDMA_0, 0x1c829c62 },
  71. { XFER_MW_DMA_2, 0x2c829c62 },
  72. { XFER_MW_DMA_1, 0x2c829c66 },
  73. { XFER_MW_DMA_0, 0x2c829d2e },
  74. { XFER_PIO_4, 0x0c829c62 },
  75. { XFER_PIO_3, 0x0c829c84 },
  76. { XFER_PIO_2, 0x0c829ca6 },
  77. { XFER_PIO_1, 0x0d029d26 },
  78. { XFER_PIO_0, 0x0d029d5e },
  79. };
  80. /**
  81. * hpt3x2n_find_mode - reset the hpt3x2n bus
  82. * @ap: ATA port
  83. * @speed: transfer mode
  84. *
  85. * Return the 32bit register programming information for this channel
  86. * that matches the speed provided. For the moment the clocks table
  87. * is hard coded but easy to change. This will be needed if we use
  88. * different DPLLs
  89. */
  90. static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
  91. {
  92. struct hpt_clock *clocks = hpt3x2n_clocks;
  93. while (clocks->xfer_speed) {
  94. if (clocks->xfer_speed == speed)
  95. return clocks->timing;
  96. clocks++;
  97. }
  98. BUG();
  99. return 0xffffffffU; /* silence compiler warning */
  100. }
  101. /**
  102. * hpt372n_filter - mode selection filter
  103. * @adev: ATA device
  104. * @mask: mode mask
  105. *
  106. * The Marvell bridge chips used on the HighPoint SATA cards do not seem
  107. * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
  108. */
  109. static unsigned long hpt372n_filter(struct ata_device *adev, unsigned long mask)
  110. {
  111. if (ata_id_is_sata(adev->id))
  112. mask &= ~((0xE << ATA_SHIFT_UDMA) | ATA_MASK_MWDMA);
  113. return mask;
  114. }
  115. /**
  116. * hpt3x2n_cable_detect - Detect the cable type
  117. * @ap: ATA port to detect on
  118. *
  119. * Return the cable type attached to this port
  120. */
  121. static int hpt3x2n_cable_detect(struct ata_port *ap)
  122. {
  123. u8 scr2, ata66;
  124. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  125. pci_read_config_byte(pdev, 0x5B, &scr2);
  126. pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
  127. udelay(10); /* debounce */
  128. /* Cable register now active */
  129. pci_read_config_byte(pdev, 0x5A, &ata66);
  130. /* Restore state */
  131. pci_write_config_byte(pdev, 0x5B, scr2);
  132. if (ata66 & (2 >> ap->port_no))
  133. return ATA_CBL_PATA40;
  134. else
  135. return ATA_CBL_PATA80;
  136. }
  137. /**
  138. * hpt3x2n_pre_reset - reset the hpt3x2n bus
  139. * @link: ATA link to reset
  140. * @deadline: deadline jiffies for the operation
  141. *
  142. * Perform the initial reset handling for the 3x2n series controllers.
  143. * Reset the hardware and state machine,
  144. */
  145. static int hpt3x2n_pre_reset(struct ata_link *link, unsigned long deadline)
  146. {
  147. struct ata_port *ap = link->ap;
  148. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  149. /* Reset the state machine */
  150. pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
  151. udelay(100);
  152. return ata_sff_prereset(link, deadline);
  153. }
  154. static void hpt3x2n_set_mode(struct ata_port *ap, struct ata_device *adev,
  155. u8 mode)
  156. {
  157. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  158. u32 addr1, addr2;
  159. u32 reg, timing, mask;
  160. u8 fast;
  161. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  162. addr2 = 0x51 + 4 * ap->port_no;
  163. /* Fast interrupt prediction disable, hold off interrupt disable */
  164. pci_read_config_byte(pdev, addr2, &fast);
  165. fast &= ~0x07;
  166. pci_write_config_byte(pdev, addr2, fast);
  167. /* Determine timing mask and find matching mode entry */
  168. if (mode < XFER_MW_DMA_0)
  169. mask = 0xcfc3ffff;
  170. else if (mode < XFER_UDMA_0)
  171. mask = 0x31c001ff;
  172. else
  173. mask = 0x303c0000;
  174. timing = hpt3x2n_find_mode(ap, mode);
  175. pci_read_config_dword(pdev, addr1, &reg);
  176. reg = (reg & ~mask) | (timing & mask);
  177. pci_write_config_dword(pdev, addr1, reg);
  178. }
  179. /**
  180. * hpt3x2n_set_piomode - PIO setup
  181. * @ap: ATA interface
  182. * @adev: device on the interface
  183. *
  184. * Perform PIO mode setup.
  185. */
  186. static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
  187. {
  188. hpt3x2n_set_mode(ap, adev, adev->pio_mode);
  189. }
  190. /**
  191. * hpt3x2n_set_dmamode - DMA timing setup
  192. * @ap: ATA interface
  193. * @adev: Device being configured
  194. *
  195. * Set up the channel for MWDMA or UDMA modes.
  196. */
  197. static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  198. {
  199. hpt3x2n_set_mode(ap, adev, adev->dma_mode);
  200. }
  201. /**
  202. * hpt3x2n_bmdma_end - DMA engine stop
  203. * @qc: ATA command
  204. *
  205. * Clean up after the HPT3x2n and later DMA engine
  206. */
  207. static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
  208. {
  209. struct ata_port *ap = qc->ap;
  210. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  211. int mscreg = 0x50 + 2 * ap->port_no;
  212. u8 bwsr_stat, msc_stat;
  213. pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
  214. pci_read_config_byte(pdev, mscreg, &msc_stat);
  215. if (bwsr_stat & (1 << ap->port_no))
  216. pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
  217. ata_bmdma_stop(qc);
  218. }
  219. /**
  220. * hpt3x2n_set_clock - clock control
  221. * @ap: ATA port
  222. * @source: 0x21 or 0x23 for PLL or PCI sourced clock
  223. *
  224. * Switch the ATA bus clock between the PLL and PCI clock sources
  225. * while correctly isolating the bus and resetting internal logic
  226. *
  227. * We must use the DPLL for
  228. * - writing
  229. * - second channel UDMA7 (SATA ports) or higher
  230. * - 66MHz PCI
  231. *
  232. * or we will underclock the device and get reduced performance.
  233. */
  234. static void hpt3x2n_set_clock(struct ata_port *ap, int source)
  235. {
  236. void __iomem *bmdma = ap->ioaddr.bmdma_addr - ap->port_no * 8;
  237. /* Tristate the bus */
  238. iowrite8(0x80, bmdma+0x73);
  239. iowrite8(0x80, bmdma+0x77);
  240. /* Switch clock and reset channels */
  241. iowrite8(source, bmdma+0x7B);
  242. iowrite8(0xC0, bmdma+0x79);
  243. /* Reset state machines, avoid enabling the disabled channels */
  244. iowrite8(ioread8(bmdma+0x70) | 0x32, bmdma+0x70);
  245. iowrite8(ioread8(bmdma+0x74) | 0x32, bmdma+0x74);
  246. /* Complete reset */
  247. iowrite8(0x00, bmdma+0x79);
  248. /* Reconnect channels to bus */
  249. iowrite8(0x00, bmdma+0x73);
  250. iowrite8(0x00, bmdma+0x77);
  251. }
  252. static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
  253. {
  254. long flags = (long)ap->host->private_data;
  255. /* See if we should use the DPLL */
  256. if (writing)
  257. return USE_DPLL; /* Needed for write */
  258. if (flags & PCI66)
  259. return USE_DPLL; /* Needed at 66Mhz */
  260. return 0;
  261. }
  262. static int hpt3x2n_qc_defer(struct ata_queued_cmd *qc)
  263. {
  264. struct ata_port *ap = qc->ap;
  265. struct ata_port *alt = ap->host->ports[ap->port_no ^ 1];
  266. int rc, flags = (long)ap->host->private_data;
  267. int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);
  268. /* First apply the usual rules */
  269. rc = ata_std_qc_defer(qc);
  270. if (rc != 0)
  271. return rc;
  272. if ((flags & USE_DPLL) != dpll && alt->qc_active)
  273. return ATA_DEFER_PORT;
  274. return 0;
  275. }
  276. static unsigned int hpt3x2n_qc_issue(struct ata_queued_cmd *qc)
  277. {
  278. struct ata_port *ap = qc->ap;
  279. int flags = (long)ap->host->private_data;
  280. int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);
  281. if ((flags & USE_DPLL) != dpll) {
  282. flags &= ~USE_DPLL;
  283. flags |= dpll;
  284. ap->host->private_data = (void *)(long)flags;
  285. hpt3x2n_set_clock(ap, dpll ? 0x21 : 0x23);
  286. }
  287. return ata_bmdma_qc_issue(qc);
  288. }
  289. static struct scsi_host_template hpt3x2n_sht = {
  290. ATA_BMDMA_SHT(DRV_NAME),
  291. };
  292. /*
  293. * Configuration for HPT302N/371N.
  294. */
  295. static struct ata_port_operations hpt3xxn_port_ops = {
  296. .inherits = &ata_bmdma_port_ops,
  297. .bmdma_stop = hpt3x2n_bmdma_stop,
  298. .qc_defer = hpt3x2n_qc_defer,
  299. .qc_issue = hpt3x2n_qc_issue,
  300. .cable_detect = hpt3x2n_cable_detect,
  301. .set_piomode = hpt3x2n_set_piomode,
  302. .set_dmamode = hpt3x2n_set_dmamode,
  303. .prereset = hpt3x2n_pre_reset,
  304. };
  305. /*
  306. * Configuration for HPT372N. Same as 302N/371N but we have a mode filter.
  307. */
  308. static struct ata_port_operations hpt372n_port_ops = {
  309. .inherits = &hpt3xxn_port_ops,
  310. .mode_filter = &hpt372n_filter,
  311. };
  312. /**
  313. * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
  314. * @dev: PCI device
  315. *
  316. * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
  317. * succeeds
  318. */
  319. static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
  320. {
  321. u8 reg5b;
  322. u32 reg5c;
  323. int tries;
  324. for (tries = 0; tries < 0x5000; tries++) {
  325. udelay(50);
  326. pci_read_config_byte(dev, 0x5b, &reg5b);
  327. if (reg5b & 0x80) {
  328. /* See if it stays set */
  329. for (tries = 0; tries < 0x1000; tries++) {
  330. pci_read_config_byte(dev, 0x5b, &reg5b);
  331. /* Failed ? */
  332. if ((reg5b & 0x80) == 0)
  333. return 0;
  334. }
  335. /* Turn off tuning, we have the DPLL set */
  336. pci_read_config_dword(dev, 0x5c, &reg5c);
  337. pci_write_config_dword(dev, 0x5c, reg5c & ~0x100);
  338. return 1;
  339. }
  340. }
  341. /* Never went stable */
  342. return 0;
  343. }
  344. static int hpt3x2n_pci_clock(struct pci_dev *pdev)
  345. {
  346. unsigned long freq;
  347. u32 fcnt;
  348. unsigned long iobase = pci_resource_start(pdev, 4);
  349. fcnt = inl(iobase + 0x90); /* Not PCI readable for some chips */
  350. if ((fcnt >> 12) != 0xABCDE) {
  351. int i;
  352. u16 sr;
  353. u32 total = 0;
  354. pr_warn("BIOS clock data not set\n");
  355. /* This is the process the HPT371 BIOS is reported to use */
  356. for (i = 0; i < 128; i++) {
  357. pci_read_config_word(pdev, 0x78, &sr);
  358. total += sr & 0x1FF;
  359. udelay(15);
  360. }
  361. fcnt = total / 128;
  362. }
  363. fcnt &= 0x1FF;
  364. freq = (fcnt * 77) / 192;
  365. /* Clamp to bands */
  366. if (freq < 40)
  367. return 33;
  368. if (freq < 45)
  369. return 40;
  370. if (freq < 55)
  371. return 50;
  372. return 66;
  373. }
  374. /**
  375. * hpt3x2n_init_one - Initialise an HPT37X/302
  376. * @dev: PCI device
  377. * @id: Entry in match table
  378. *
  379. * Initialise an HPT3x2n device. There are some interesting complications
  380. * here. Firstly the chip may report 366 and be one of several variants.
  381. * Secondly all the timings depend on the clock for the chip which we must
  382. * detect and look up
  383. *
  384. * This is the known chip mappings. It may be missing a couple of later
  385. * releases.
  386. *
  387. * Chip version PCI Rev Notes
  388. * HPT372 4 (HPT366) 5 Other driver
  389. * HPT372N 4 (HPT366) 6 UDMA133
  390. * HPT372 5 (HPT372) 1 Other driver
  391. * HPT372N 5 (HPT372) 2 UDMA133
  392. * HPT302 6 (HPT302) * Other driver
  393. * HPT302N 6 (HPT302) > 1 UDMA133
  394. * HPT371 7 (HPT371) * Other driver
  395. * HPT371N 7 (HPT371) > 1 UDMA133
  396. * HPT374 8 (HPT374) * Other driver
  397. * HPT372N 9 (HPT372N) * UDMA133
  398. *
  399. * (1) UDMA133 support depends on the bus clock
  400. */
  401. static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  402. {
  403. /* HPT372N - UDMA133 */
  404. static const struct ata_port_info info_hpt372n = {
  405. .flags = ATA_FLAG_SLAVE_POSS,
  406. .pio_mask = ATA_PIO4,
  407. .mwdma_mask = ATA_MWDMA2,
  408. .udma_mask = ATA_UDMA6,
  409. .port_ops = &hpt372n_port_ops
  410. };
  411. /* HPT302N and HPT371N - UDMA133 */
  412. static const struct ata_port_info info_hpt3xxn = {
  413. .flags = ATA_FLAG_SLAVE_POSS,
  414. .pio_mask = ATA_PIO4,
  415. .mwdma_mask = ATA_MWDMA2,
  416. .udma_mask = ATA_UDMA6,
  417. .port_ops = &hpt3xxn_port_ops
  418. };
  419. const struct ata_port_info *ppi[] = { &info_hpt3xxn, NULL };
  420. u8 rev = dev->revision;
  421. u8 irqmask;
  422. unsigned int pci_mhz;
  423. unsigned int f_low, f_high;
  424. int adjust;
  425. unsigned long iobase = pci_resource_start(dev, 4);
  426. void *hpriv = (void *)USE_DPLL;
  427. int rc;
  428. rc = pcim_enable_device(dev);
  429. if (rc)
  430. return rc;
  431. switch (dev->device) {
  432. case PCI_DEVICE_ID_TTI_HPT366:
  433. /* 372N if rev >= 6 */
  434. if (rev < 6)
  435. return -ENODEV;
  436. goto hpt372n;
  437. case PCI_DEVICE_ID_TTI_HPT371:
  438. /* 371N if rev >= 2 */
  439. if (rev < 2)
  440. return -ENODEV;
  441. break;
  442. case PCI_DEVICE_ID_TTI_HPT372:
  443. /* 372N if rev >= 2 */
  444. if (rev < 2)
  445. return -ENODEV;
  446. goto hpt372n;
  447. case PCI_DEVICE_ID_TTI_HPT302:
  448. /* 302N if rev >= 2 */
  449. if (rev < 2)
  450. return -ENODEV;
  451. break;
  452. case PCI_DEVICE_ID_TTI_HPT372N:
  453. hpt372n:
  454. ppi[0] = &info_hpt372n;
  455. break;
  456. default:
  457. pr_err("PCI table is bogus, please report (%d)\n", dev->device);
  458. return -ENODEV;
  459. }
  460. /* Ok so this is a chip we support */
  461. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
  462. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
  463. pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
  464. pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
  465. pci_read_config_byte(dev, 0x5A, &irqmask);
  466. irqmask &= ~0x10;
  467. pci_write_config_byte(dev, 0x5a, irqmask);
  468. /*
  469. * HPT371 chips physically have only one channel, the secondary one,
  470. * but the primary channel registers do exist! Go figure...
  471. * So, we manually disable the non-existing channel here
  472. * (if the BIOS hasn't done this already).
  473. */
  474. if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
  475. u8 mcr1;
  476. pci_read_config_byte(dev, 0x50, &mcr1);
  477. mcr1 &= ~0x04;
  478. pci_write_config_byte(dev, 0x50, mcr1);
  479. }
  480. /*
  481. * Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
  482. * 50 for UDMA100. Right now we always use 66
  483. */
  484. pci_mhz = hpt3x2n_pci_clock(dev);
  485. f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
  486. f_high = f_low + 2; /* Tolerance */
  487. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
  488. /* PLL clock */
  489. pci_write_config_byte(dev, 0x5B, 0x21);
  490. /* Unlike the 37x we don't try jiggling the frequency */
  491. for (adjust = 0; adjust < 8; adjust++) {
  492. if (hpt3xn_calibrate_dpll(dev))
  493. break;
  494. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
  495. }
  496. if (adjust == 8) {
  497. pr_err("DPLL did not stabilize!\n");
  498. return -ENODEV;
  499. }
  500. pr_info("bus clock %dMHz, using 66MHz DPLL\n", pci_mhz);
  501. /*
  502. * Set our private data up. We only need a few flags
  503. * so we use it directly.
  504. */
  505. if (pci_mhz > 60)
  506. hpriv = (void *)(PCI66 | USE_DPLL);
  507. /*
  508. * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
  509. * the MISC. register to stretch the UltraDMA Tss timing.
  510. * NOTE: This register is only writeable via I/O space.
  511. */
  512. if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
  513. outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
  514. /* Now kick off ATA set up */
  515. return ata_pci_bmdma_init_one(dev, ppi, &hpt3x2n_sht, hpriv, 0);
  516. }
  517. static const struct pci_device_id hpt3x2n[] = {
  518. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
  519. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
  520. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
  521. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
  522. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
  523. { },
  524. };
  525. static struct pci_driver hpt3x2n_pci_driver = {
  526. .name = DRV_NAME,
  527. .id_table = hpt3x2n,
  528. .probe = hpt3x2n_init_one,
  529. .remove = ata_pci_remove_one
  530. };
  531. module_pci_driver(hpt3x2n_pci_driver);
  532. MODULE_AUTHOR("Alan Cox");
  533. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3xxN");
  534. MODULE_LICENSE("GPL");
  535. MODULE_DEVICE_TABLE(pci, hpt3x2n);
  536. MODULE_VERSION(DRV_VERSION);