sata_sil24.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/gfp.h>
  22. #include <linux/pci.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/device.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <linux/libata.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "1.1"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. enum {
  51. SIL24_HOST_BAR = 0,
  52. SIL24_PORT_BAR = 2,
  53. /* sil24 fetches in chunks of 64bytes. The first block
  54. * contains the PRB and two SGEs. From the second block, it's
  55. * consisted of four SGEs and called SGT. Calculate the
  56. * number of SGTs that fit into one page.
  57. */
  58. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  59. + 2 * sizeof(struct sil24_sge),
  60. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  61. / (4 * sizeof(struct sil24_sge)),
  62. /* This will give us one unused SGEs for ATA. This extra SGE
  63. * will be used to store CDB for ATAPI devices.
  64. */
  65. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  66. /*
  67. * Global controller registers (128 bytes @ BAR0)
  68. */
  69. /* 32 bit regs */
  70. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  71. HOST_CTRL = 0x40,
  72. HOST_IRQ_STAT = 0x44,
  73. HOST_PHY_CFG = 0x48,
  74. HOST_BIST_CTRL = 0x50,
  75. HOST_BIST_PTRN = 0x54,
  76. HOST_BIST_STAT = 0x58,
  77. HOST_MEM_BIST_STAT = 0x5c,
  78. HOST_FLASH_CMD = 0x70,
  79. /* 8 bit regs */
  80. HOST_FLASH_DATA = 0x74,
  81. HOST_TRANSITION_DETECT = 0x75,
  82. HOST_GPIO_CTRL = 0x76,
  83. HOST_I2C_ADDR = 0x78, /* 32 bit */
  84. HOST_I2C_DATA = 0x7c,
  85. HOST_I2C_XFER_CNT = 0x7e,
  86. HOST_I2C_CTRL = 0x7f,
  87. /* HOST_SLOT_STAT bits */
  88. HOST_SSTAT_ATTN = (1 << 31),
  89. /* HOST_CTRL bits */
  90. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  91. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  92. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  93. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  94. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  95. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  96. /*
  97. * Port registers
  98. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  99. */
  100. PORT_REGS_SIZE = 0x2000,
  101. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  102. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  103. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  104. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  105. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  106. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  107. /* 32 bit regs */
  108. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  109. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  110. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  111. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  112. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  113. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  114. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  115. PORT_CMD_ERR = 0x1024, /* command error number */
  116. PORT_FIS_CFG = 0x1028,
  117. PORT_FIFO_THRES = 0x102c,
  118. /* 16 bit regs */
  119. PORT_DECODE_ERR_CNT = 0x1040,
  120. PORT_DECODE_ERR_THRESH = 0x1042,
  121. PORT_CRC_ERR_CNT = 0x1044,
  122. PORT_CRC_ERR_THRESH = 0x1046,
  123. PORT_HSHK_ERR_CNT = 0x1048,
  124. PORT_HSHK_ERR_THRESH = 0x104a,
  125. /* 32 bit regs */
  126. PORT_PHY_CFG = 0x1050,
  127. PORT_SLOT_STAT = 0x1800,
  128. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  129. PORT_CONTEXT = 0x1e04,
  130. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  131. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  132. PORT_SCONTROL = 0x1f00,
  133. PORT_SSTATUS = 0x1f04,
  134. PORT_SERROR = 0x1f08,
  135. PORT_SACTIVE = 0x1f0c,
  136. /* PORT_CTRL_STAT bits */
  137. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  138. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  139. PORT_CS_INIT = (1 << 2), /* port initialize */
  140. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  141. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  142. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  143. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  144. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  145. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  146. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  147. /* bits[11:0] are masked */
  148. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  149. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  150. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  151. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  152. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  153. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  154. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  155. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  156. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  157. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  158. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  159. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  160. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  161. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  162. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  163. /* bits[27:16] are unmasked (raw) */
  164. PORT_IRQ_RAW_SHIFT = 16,
  165. PORT_IRQ_MASKED_MASK = 0x7ff,
  166. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  167. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  168. PORT_IRQ_STEER_SHIFT = 30,
  169. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  170. /* PORT_CMD_ERR constants */
  171. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  172. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  173. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  174. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  175. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  176. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  177. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  178. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  179. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  180. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  181. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  182. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  183. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  184. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  185. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  186. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  187. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  188. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  189. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  190. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  191. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  192. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  193. /* bits of PRB control field */
  194. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  195. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  196. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  197. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  198. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  199. /* PRB protocol field */
  200. PRB_PROT_PACKET = (1 << 0),
  201. PRB_PROT_TCQ = (1 << 1),
  202. PRB_PROT_NCQ = (1 << 2),
  203. PRB_PROT_READ = (1 << 3),
  204. PRB_PROT_WRITE = (1 << 4),
  205. PRB_PROT_TRANSPARENT = (1 << 5),
  206. /*
  207. * Other constants
  208. */
  209. SGE_TRM = (1 << 31), /* Last SGE in chain */
  210. SGE_LNK = (1 << 30), /* linked list
  211. Points to SGT, not SGE */
  212. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  213. data address ignored */
  214. SIL24_MAX_CMDS = 31,
  215. /* board id */
  216. BID_SIL3124 = 0,
  217. BID_SIL3132 = 1,
  218. BID_SIL3131 = 2,
  219. /* host flags */
  220. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
  221. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  222. ATA_FLAG_AN | ATA_FLAG_PMP,
  223. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  224. IRQ_STAT_4PORTS = 0xf,
  225. };
  226. struct sil24_ata_block {
  227. struct sil24_prb prb;
  228. struct sil24_sge sge[SIL24_MAX_SGE];
  229. };
  230. struct sil24_atapi_block {
  231. struct sil24_prb prb;
  232. u8 cdb[16];
  233. struct sil24_sge sge[SIL24_MAX_SGE];
  234. };
  235. union sil24_cmd_block {
  236. struct sil24_ata_block ata;
  237. struct sil24_atapi_block atapi;
  238. };
  239. static const struct sil24_cerr_info {
  240. unsigned int err_mask, action;
  241. const char *desc;
  242. } sil24_cerr_db[] = {
  243. [0] = { AC_ERR_DEV, 0,
  244. "device error" },
  245. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  246. "device error via D2H FIS" },
  247. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  248. "device error via SDB FIS" },
  249. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  250. "error in data FIS" },
  251. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  252. "failed to transmit command FIS" },
  253. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  254. "protocol mismatch" },
  255. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  256. "data directon mismatch" },
  257. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  258. "ran out of SGEs while writing" },
  259. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  260. "ran out of SGEs while reading" },
  261. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  262. "invalid data directon for ATAPI CDB" },
  263. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  264. "SGT not on qword boundary" },
  265. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  266. "PCI target abort while fetching SGT" },
  267. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  268. "PCI master abort while fetching SGT" },
  269. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  270. "PCI parity error while fetching SGT" },
  271. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  272. "PRB not on qword boundary" },
  273. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  274. "PCI target abort while fetching PRB" },
  275. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  276. "PCI master abort while fetching PRB" },
  277. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  278. "PCI parity error while fetching PRB" },
  279. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  280. "undefined error while transferring data" },
  281. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  282. "PCI target abort while transferring data" },
  283. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  284. "PCI master abort while transferring data" },
  285. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  286. "PCI parity error while transferring data" },
  287. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  288. "FIS received while sending service FIS" },
  289. };
  290. /*
  291. * ap->private_data
  292. *
  293. * The preview driver always returned 0 for status. We emulate it
  294. * here from the previous interrupt.
  295. */
  296. struct sil24_port_priv {
  297. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  298. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  299. int do_port_rst;
  300. };
  301. static void sil24_dev_config(struct ata_device *dev);
  302. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
  303. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
  304. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  305. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  306. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  307. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  308. static void sil24_pmp_attach(struct ata_port *ap);
  309. static void sil24_pmp_detach(struct ata_port *ap);
  310. static void sil24_freeze(struct ata_port *ap);
  311. static void sil24_thaw(struct ata_port *ap);
  312. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  313. unsigned long deadline);
  314. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  315. unsigned long deadline);
  316. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  317. unsigned long deadline);
  318. static void sil24_error_handler(struct ata_port *ap);
  319. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  320. static int sil24_port_start(struct ata_port *ap);
  321. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  322. #ifdef CONFIG_PM_SLEEP
  323. static int sil24_pci_device_resume(struct pci_dev *pdev);
  324. #endif
  325. #ifdef CONFIG_PM
  326. static int sil24_port_resume(struct ata_port *ap);
  327. #endif
  328. static const struct pci_device_id sil24_pci_tbl[] = {
  329. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  330. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  331. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  332. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  333. { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
  334. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  335. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  336. { } /* terminate list */
  337. };
  338. static struct pci_driver sil24_pci_driver = {
  339. .name = DRV_NAME,
  340. .id_table = sil24_pci_tbl,
  341. .probe = sil24_init_one,
  342. .remove = ata_pci_remove_one,
  343. #ifdef CONFIG_PM_SLEEP
  344. .suspend = ata_pci_device_suspend,
  345. .resume = sil24_pci_device_resume,
  346. #endif
  347. };
  348. static struct scsi_host_template sil24_sht = {
  349. ATA_NCQ_SHT(DRV_NAME),
  350. .can_queue = SIL24_MAX_CMDS,
  351. .sg_tablesize = SIL24_MAX_SGE,
  352. .dma_boundary = ATA_DMA_BOUNDARY,
  353. .tag_alloc_policy = BLK_TAG_ALLOC_FIFO,
  354. };
  355. static struct ata_port_operations sil24_ops = {
  356. .inherits = &sata_pmp_port_ops,
  357. .qc_defer = sil24_qc_defer,
  358. .qc_prep = sil24_qc_prep,
  359. .qc_issue = sil24_qc_issue,
  360. .qc_fill_rtf = sil24_qc_fill_rtf,
  361. .freeze = sil24_freeze,
  362. .thaw = sil24_thaw,
  363. .softreset = sil24_softreset,
  364. .hardreset = sil24_hardreset,
  365. .pmp_softreset = sil24_softreset,
  366. .pmp_hardreset = sil24_pmp_hardreset,
  367. .error_handler = sil24_error_handler,
  368. .post_internal_cmd = sil24_post_internal_cmd,
  369. .dev_config = sil24_dev_config,
  370. .scr_read = sil24_scr_read,
  371. .scr_write = sil24_scr_write,
  372. .pmp_attach = sil24_pmp_attach,
  373. .pmp_detach = sil24_pmp_detach,
  374. .port_start = sil24_port_start,
  375. #ifdef CONFIG_PM
  376. .port_resume = sil24_port_resume,
  377. #endif
  378. };
  379. static bool sata_sil24_msi; /* Disable MSI */
  380. module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
  381. MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
  382. /*
  383. * Use bits 30-31 of port_flags to encode available port numbers.
  384. * Current maxium is 4.
  385. */
  386. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  387. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  388. static const struct ata_port_info sil24_port_info[] = {
  389. /* sil_3124 */
  390. {
  391. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  392. SIL24_FLAG_PCIX_IRQ_WOC,
  393. .pio_mask = ATA_PIO4,
  394. .mwdma_mask = ATA_MWDMA2,
  395. .udma_mask = ATA_UDMA5,
  396. .port_ops = &sil24_ops,
  397. },
  398. /* sil_3132 */
  399. {
  400. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  401. .pio_mask = ATA_PIO4,
  402. .mwdma_mask = ATA_MWDMA2,
  403. .udma_mask = ATA_UDMA5,
  404. .port_ops = &sil24_ops,
  405. },
  406. /* sil_3131/sil_3531 */
  407. {
  408. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  409. .pio_mask = ATA_PIO4,
  410. .mwdma_mask = ATA_MWDMA2,
  411. .udma_mask = ATA_UDMA5,
  412. .port_ops = &sil24_ops,
  413. },
  414. };
  415. static int sil24_tag(int tag)
  416. {
  417. if (unlikely(ata_tag_internal(tag)))
  418. return 0;
  419. return tag;
  420. }
  421. static unsigned long sil24_port_offset(struct ata_port *ap)
  422. {
  423. return ap->port_no * PORT_REGS_SIZE;
  424. }
  425. static void __iomem *sil24_port_base(struct ata_port *ap)
  426. {
  427. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  428. }
  429. static void sil24_dev_config(struct ata_device *dev)
  430. {
  431. void __iomem *port = sil24_port_base(dev->link->ap);
  432. if (dev->cdb_len == 16)
  433. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  434. else
  435. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  436. }
  437. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  438. {
  439. void __iomem *port = sil24_port_base(ap);
  440. struct sil24_prb __iomem *prb;
  441. u8 fis[6 * 4];
  442. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  443. memcpy_fromio(fis, prb->fis, sizeof(fis));
  444. ata_tf_from_fis(fis, tf);
  445. }
  446. static int sil24_scr_map[] = {
  447. [SCR_CONTROL] = 0,
  448. [SCR_STATUS] = 1,
  449. [SCR_ERROR] = 2,
  450. [SCR_ACTIVE] = 3,
  451. };
  452. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  453. {
  454. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  455. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  456. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  457. return 0;
  458. }
  459. return -EINVAL;
  460. }
  461. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  462. {
  463. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  464. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  465. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  466. return 0;
  467. }
  468. return -EINVAL;
  469. }
  470. static void sil24_config_port(struct ata_port *ap)
  471. {
  472. void __iomem *port = sil24_port_base(ap);
  473. /* configure IRQ WoC */
  474. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  475. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  476. else
  477. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  478. /* zero error counters. */
  479. writew(0x8000, port + PORT_DECODE_ERR_THRESH);
  480. writew(0x8000, port + PORT_CRC_ERR_THRESH);
  481. writew(0x8000, port + PORT_HSHK_ERR_THRESH);
  482. writew(0x0000, port + PORT_DECODE_ERR_CNT);
  483. writew(0x0000, port + PORT_CRC_ERR_CNT);
  484. writew(0x0000, port + PORT_HSHK_ERR_CNT);
  485. /* always use 64bit activation */
  486. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  487. /* clear port multiplier enable and resume bits */
  488. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  489. }
  490. static void sil24_config_pmp(struct ata_port *ap, int attached)
  491. {
  492. void __iomem *port = sil24_port_base(ap);
  493. if (attached)
  494. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  495. else
  496. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  497. }
  498. static void sil24_clear_pmp(struct ata_port *ap)
  499. {
  500. void __iomem *port = sil24_port_base(ap);
  501. int i;
  502. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  503. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  504. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  505. writel(0, pmp_base + PORT_PMP_STATUS);
  506. writel(0, pmp_base + PORT_PMP_QACTIVE);
  507. }
  508. }
  509. static int sil24_init_port(struct ata_port *ap)
  510. {
  511. void __iomem *port = sil24_port_base(ap);
  512. struct sil24_port_priv *pp = ap->private_data;
  513. u32 tmp;
  514. /* clear PMP error status */
  515. if (sata_pmp_attached(ap))
  516. sil24_clear_pmp(ap);
  517. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  518. ata_wait_register(ap, port + PORT_CTRL_STAT,
  519. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  520. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  521. PORT_CS_RDY, 0, 10, 100);
  522. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  523. pp->do_port_rst = 1;
  524. ap->link.eh_context.i.action |= ATA_EH_RESET;
  525. return -EIO;
  526. }
  527. return 0;
  528. }
  529. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  530. const struct ata_taskfile *tf,
  531. int is_cmd, u32 ctrl,
  532. unsigned long timeout_msec)
  533. {
  534. void __iomem *port = sil24_port_base(ap);
  535. struct sil24_port_priv *pp = ap->private_data;
  536. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  537. dma_addr_t paddr = pp->cmd_block_dma;
  538. u32 irq_enabled, irq_mask, irq_stat;
  539. int rc;
  540. prb->ctrl = cpu_to_le16(ctrl);
  541. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  542. /* temporarily plug completion and error interrupts */
  543. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  544. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  545. /*
  546. * The barrier is required to ensure that writes to cmd_block reach
  547. * the memory before the write to PORT_CMD_ACTIVATE.
  548. */
  549. wmb();
  550. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  551. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  552. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  553. irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
  554. 10, timeout_msec);
  555. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  556. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  557. if (irq_stat & PORT_IRQ_COMPLETE)
  558. rc = 0;
  559. else {
  560. /* force port into known state */
  561. sil24_init_port(ap);
  562. if (irq_stat & PORT_IRQ_ERROR)
  563. rc = -EIO;
  564. else
  565. rc = -EBUSY;
  566. }
  567. /* restore IRQ enabled */
  568. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  569. return rc;
  570. }
  571. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  572. unsigned long deadline)
  573. {
  574. struct ata_port *ap = link->ap;
  575. int pmp = sata_srst_pmp(link);
  576. unsigned long timeout_msec = 0;
  577. struct ata_taskfile tf;
  578. const char *reason;
  579. int rc;
  580. DPRINTK("ENTER\n");
  581. /* put the port into known state */
  582. if (sil24_init_port(ap)) {
  583. reason = "port not ready";
  584. goto err;
  585. }
  586. /* do SRST */
  587. if (time_after(deadline, jiffies))
  588. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  589. ata_tf_init(link->device, &tf); /* doesn't really matter */
  590. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  591. timeout_msec);
  592. if (rc == -EBUSY) {
  593. reason = "timeout";
  594. goto err;
  595. } else if (rc) {
  596. reason = "SRST command error";
  597. goto err;
  598. }
  599. sil24_read_tf(ap, 0, &tf);
  600. *class = ata_dev_classify(&tf);
  601. DPRINTK("EXIT, class=%u\n", *class);
  602. return 0;
  603. err:
  604. ata_link_err(link, "softreset failed (%s)\n", reason);
  605. return -EIO;
  606. }
  607. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  608. unsigned long deadline)
  609. {
  610. struct ata_port *ap = link->ap;
  611. void __iomem *port = sil24_port_base(ap);
  612. struct sil24_port_priv *pp = ap->private_data;
  613. int did_port_rst = 0;
  614. const char *reason;
  615. int tout_msec, rc;
  616. u32 tmp;
  617. retry:
  618. /* Sometimes, DEV_RST is not enough to recover the controller.
  619. * This happens often after PM DMA CS errata.
  620. */
  621. if (pp->do_port_rst) {
  622. ata_port_warn(ap,
  623. "controller in dubious state, performing PORT_RST\n");
  624. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  625. ata_msleep(ap, 10);
  626. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  627. ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  628. 10, 5000);
  629. /* restore port configuration */
  630. sil24_config_port(ap);
  631. sil24_config_pmp(ap, ap->nr_pmp_links);
  632. pp->do_port_rst = 0;
  633. did_port_rst = 1;
  634. }
  635. /* sil24 does the right thing(tm) without any protection */
  636. sata_set_spd(link);
  637. tout_msec = 100;
  638. if (ata_link_online(link))
  639. tout_msec = 5000;
  640. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  641. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  642. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  643. tout_msec);
  644. /* SStatus oscillates between zero and valid status after
  645. * DEV_RST, debounce it.
  646. */
  647. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  648. if (rc) {
  649. reason = "PHY debouncing failed";
  650. goto err;
  651. }
  652. if (tmp & PORT_CS_DEV_RST) {
  653. if (ata_link_offline(link))
  654. return 0;
  655. reason = "link not ready";
  656. goto err;
  657. }
  658. /* Sil24 doesn't store signature FIS after hardreset, so we
  659. * can't wait for BSY to clear. Some devices take a long time
  660. * to get ready and those devices will choke if we don't wait
  661. * for BSY clearance here. Tell libata to perform follow-up
  662. * softreset.
  663. */
  664. return -EAGAIN;
  665. err:
  666. if (!did_port_rst) {
  667. pp->do_port_rst = 1;
  668. goto retry;
  669. }
  670. ata_link_err(link, "hardreset failed (%s)\n", reason);
  671. return -EIO;
  672. }
  673. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  674. struct sil24_sge *sge)
  675. {
  676. struct scatterlist *sg;
  677. struct sil24_sge *last_sge = NULL;
  678. unsigned int si;
  679. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  680. sge->addr = cpu_to_le64(sg_dma_address(sg));
  681. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  682. sge->flags = 0;
  683. last_sge = sge;
  684. sge++;
  685. }
  686. last_sge->flags = cpu_to_le32(SGE_TRM);
  687. }
  688. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  689. {
  690. struct ata_link *link = qc->dev->link;
  691. struct ata_port *ap = link->ap;
  692. u8 prot = qc->tf.protocol;
  693. /*
  694. * There is a bug in the chip:
  695. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  696. * If the host issues a read request for LRAM and SActive registers
  697. * while active commands are available in the port, PRB/SGT data in
  698. * the LRAM can become corrupted. This issue applies only when
  699. * reading from, but not writing to, the LRAM.
  700. *
  701. * Therefore, reading LRAM when there is no particular error [and
  702. * other commands may be outstanding] is prohibited.
  703. *
  704. * To avoid this bug there are two situations where a command must run
  705. * exclusive of any other commands on the port:
  706. *
  707. * - ATAPI commands which check the sense data
  708. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  709. * set.
  710. *
  711. */
  712. int is_excl = (ata_is_atapi(prot) ||
  713. (qc->flags & ATA_QCFLAG_RESULT_TF));
  714. if (unlikely(ap->excl_link)) {
  715. if (link == ap->excl_link) {
  716. if (ap->nr_active_links)
  717. return ATA_DEFER_PORT;
  718. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  719. } else
  720. return ATA_DEFER_PORT;
  721. } else if (unlikely(is_excl)) {
  722. ap->excl_link = link;
  723. if (ap->nr_active_links)
  724. return ATA_DEFER_PORT;
  725. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  726. }
  727. return ata_std_qc_defer(qc);
  728. }
  729. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  730. {
  731. struct ata_port *ap = qc->ap;
  732. struct sil24_port_priv *pp = ap->private_data;
  733. union sil24_cmd_block *cb;
  734. struct sil24_prb *prb;
  735. struct sil24_sge *sge;
  736. u16 ctrl = 0;
  737. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  738. if (!ata_is_atapi(qc->tf.protocol)) {
  739. prb = &cb->ata.prb;
  740. sge = cb->ata.sge;
  741. if (ata_is_data(qc->tf.protocol)) {
  742. u16 prot = 0;
  743. ctrl = PRB_CTRL_PROTOCOL;
  744. if (ata_is_ncq(qc->tf.protocol))
  745. prot |= PRB_PROT_NCQ;
  746. if (qc->tf.flags & ATA_TFLAG_WRITE)
  747. prot |= PRB_PROT_WRITE;
  748. else
  749. prot |= PRB_PROT_READ;
  750. prb->prot = cpu_to_le16(prot);
  751. }
  752. } else {
  753. prb = &cb->atapi.prb;
  754. sge = cb->atapi.sge;
  755. memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
  756. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  757. if (ata_is_data(qc->tf.protocol)) {
  758. if (qc->tf.flags & ATA_TFLAG_WRITE)
  759. ctrl = PRB_CTRL_PACKET_WRITE;
  760. else
  761. ctrl = PRB_CTRL_PACKET_READ;
  762. }
  763. }
  764. prb->ctrl = cpu_to_le16(ctrl);
  765. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  766. if (qc->flags & ATA_QCFLAG_DMAMAP)
  767. sil24_fill_sg(qc, sge);
  768. }
  769. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  770. {
  771. struct ata_port *ap = qc->ap;
  772. struct sil24_port_priv *pp = ap->private_data;
  773. void __iomem *port = sil24_port_base(ap);
  774. unsigned int tag = sil24_tag(qc->tag);
  775. dma_addr_t paddr;
  776. void __iomem *activate;
  777. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  778. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  779. /*
  780. * The barrier is required to ensure that writes to cmd_block reach
  781. * the memory before the write to PORT_CMD_ACTIVATE.
  782. */
  783. wmb();
  784. writel((u32)paddr, activate);
  785. writel((u64)paddr >> 32, activate + 4);
  786. return 0;
  787. }
  788. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  789. {
  790. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  791. return true;
  792. }
  793. static void sil24_pmp_attach(struct ata_port *ap)
  794. {
  795. u32 *gscr = ap->link.device->gscr;
  796. sil24_config_pmp(ap, 1);
  797. sil24_init_port(ap);
  798. if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
  799. sata_pmp_gscr_devid(gscr) == 0x4140) {
  800. ata_port_info(ap,
  801. "disabling NCQ support due to sil24-mv4140 quirk\n");
  802. ap->flags &= ~ATA_FLAG_NCQ;
  803. }
  804. }
  805. static void sil24_pmp_detach(struct ata_port *ap)
  806. {
  807. sil24_init_port(ap);
  808. sil24_config_pmp(ap, 0);
  809. ap->flags |= ATA_FLAG_NCQ;
  810. }
  811. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  812. unsigned long deadline)
  813. {
  814. int rc;
  815. rc = sil24_init_port(link->ap);
  816. if (rc) {
  817. ata_link_err(link, "hardreset failed (port not ready)\n");
  818. return rc;
  819. }
  820. return sata_std_hardreset(link, class, deadline);
  821. }
  822. static void sil24_freeze(struct ata_port *ap)
  823. {
  824. void __iomem *port = sil24_port_base(ap);
  825. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  826. * PORT_IRQ_ENABLE instead.
  827. */
  828. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  829. }
  830. static void sil24_thaw(struct ata_port *ap)
  831. {
  832. void __iomem *port = sil24_port_base(ap);
  833. u32 tmp;
  834. /* clear IRQ */
  835. tmp = readl(port + PORT_IRQ_STAT);
  836. writel(tmp, port + PORT_IRQ_STAT);
  837. /* turn IRQ back on */
  838. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  839. }
  840. static void sil24_error_intr(struct ata_port *ap)
  841. {
  842. void __iomem *port = sil24_port_base(ap);
  843. struct sil24_port_priv *pp = ap->private_data;
  844. struct ata_queued_cmd *qc = NULL;
  845. struct ata_link *link;
  846. struct ata_eh_info *ehi;
  847. int abort = 0, freeze = 0;
  848. u32 irq_stat;
  849. /* on error, we need to clear IRQ explicitly */
  850. irq_stat = readl(port + PORT_IRQ_STAT);
  851. writel(irq_stat, port + PORT_IRQ_STAT);
  852. /* first, analyze and record host port events */
  853. link = &ap->link;
  854. ehi = &link->eh_info;
  855. ata_ehi_clear_desc(ehi);
  856. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  857. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  858. ata_ehi_push_desc(ehi, "SDB notify");
  859. sata_async_notification(ap);
  860. }
  861. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  862. ata_ehi_hotplugged(ehi);
  863. ata_ehi_push_desc(ehi, "%s",
  864. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  865. "PHY RDY changed" : "device exchanged");
  866. freeze = 1;
  867. }
  868. if (irq_stat & PORT_IRQ_UNK_FIS) {
  869. ehi->err_mask |= AC_ERR_HSM;
  870. ehi->action |= ATA_EH_RESET;
  871. ata_ehi_push_desc(ehi, "unknown FIS");
  872. freeze = 1;
  873. }
  874. /* deal with command error */
  875. if (irq_stat & PORT_IRQ_ERROR) {
  876. const struct sil24_cerr_info *ci = NULL;
  877. unsigned int err_mask = 0, action = 0;
  878. u32 context, cerr;
  879. int pmp;
  880. abort = 1;
  881. /* DMA Context Switch Failure in Port Multiplier Mode
  882. * errata. If we have active commands to 3 or more
  883. * devices, any error condition on active devices can
  884. * corrupt DMA context switching.
  885. */
  886. if (ap->nr_active_links >= 3) {
  887. ehi->err_mask |= AC_ERR_OTHER;
  888. ehi->action |= ATA_EH_RESET;
  889. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  890. pp->do_port_rst = 1;
  891. freeze = 1;
  892. }
  893. /* find out the offending link and qc */
  894. if (sata_pmp_attached(ap)) {
  895. context = readl(port + PORT_CONTEXT);
  896. pmp = (context >> 5) & 0xf;
  897. if (pmp < ap->nr_pmp_links) {
  898. link = &ap->pmp_link[pmp];
  899. ehi = &link->eh_info;
  900. qc = ata_qc_from_tag(ap, link->active_tag);
  901. ata_ehi_clear_desc(ehi);
  902. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  903. irq_stat);
  904. } else {
  905. err_mask |= AC_ERR_HSM;
  906. action |= ATA_EH_RESET;
  907. freeze = 1;
  908. }
  909. } else
  910. qc = ata_qc_from_tag(ap, link->active_tag);
  911. /* analyze CMD_ERR */
  912. cerr = readl(port + PORT_CMD_ERR);
  913. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  914. ci = &sil24_cerr_db[cerr];
  915. if (ci && ci->desc) {
  916. err_mask |= ci->err_mask;
  917. action |= ci->action;
  918. if (action & ATA_EH_RESET)
  919. freeze = 1;
  920. ata_ehi_push_desc(ehi, "%s", ci->desc);
  921. } else {
  922. err_mask |= AC_ERR_OTHER;
  923. action |= ATA_EH_RESET;
  924. freeze = 1;
  925. ata_ehi_push_desc(ehi, "unknown command error %d",
  926. cerr);
  927. }
  928. /* record error info */
  929. if (qc)
  930. qc->err_mask |= err_mask;
  931. else
  932. ehi->err_mask |= err_mask;
  933. ehi->action |= action;
  934. /* if PMP, resume */
  935. if (sata_pmp_attached(ap))
  936. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  937. }
  938. /* freeze or abort */
  939. if (freeze)
  940. ata_port_freeze(ap);
  941. else if (abort) {
  942. if (qc)
  943. ata_link_abort(qc->dev->link);
  944. else
  945. ata_port_abort(ap);
  946. }
  947. }
  948. static inline void sil24_host_intr(struct ata_port *ap)
  949. {
  950. void __iomem *port = sil24_port_base(ap);
  951. u32 slot_stat, qc_active;
  952. int rc;
  953. /* If PCIX_IRQ_WOC, there's an inherent race window between
  954. * clearing IRQ pending status and reading PORT_SLOT_STAT
  955. * which may cause spurious interrupts afterwards. This is
  956. * unavoidable and much better than losing interrupts which
  957. * happens if IRQ pending is cleared after reading
  958. * PORT_SLOT_STAT.
  959. */
  960. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  961. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  962. slot_stat = readl(port + PORT_SLOT_STAT);
  963. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  964. sil24_error_intr(ap);
  965. return;
  966. }
  967. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  968. rc = ata_qc_complete_multiple(ap, qc_active);
  969. if (rc > 0)
  970. return;
  971. if (rc < 0) {
  972. struct ata_eh_info *ehi = &ap->link.eh_info;
  973. ehi->err_mask |= AC_ERR_HSM;
  974. ehi->action |= ATA_EH_RESET;
  975. ata_port_freeze(ap);
  976. return;
  977. }
  978. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  979. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  980. ata_port_info(ap,
  981. "spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  982. slot_stat, ap->link.active_tag, ap->link.sactive);
  983. }
  984. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  985. {
  986. struct ata_host *host = dev_instance;
  987. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  988. unsigned handled = 0;
  989. u32 status;
  990. int i;
  991. status = readl(host_base + HOST_IRQ_STAT);
  992. if (status == 0xffffffff) {
  993. dev_err(host->dev, "IRQ status == 0xffffffff, "
  994. "PCI fault or device removal?\n");
  995. goto out;
  996. }
  997. if (!(status & IRQ_STAT_4PORTS))
  998. goto out;
  999. spin_lock(&host->lock);
  1000. for (i = 0; i < host->n_ports; i++)
  1001. if (status & (1 << i)) {
  1002. sil24_host_intr(host->ports[i]);
  1003. handled++;
  1004. }
  1005. spin_unlock(&host->lock);
  1006. out:
  1007. return IRQ_RETVAL(handled);
  1008. }
  1009. static void sil24_error_handler(struct ata_port *ap)
  1010. {
  1011. struct sil24_port_priv *pp = ap->private_data;
  1012. if (sil24_init_port(ap))
  1013. ata_eh_freeze_port(ap);
  1014. sata_pmp_error_handler(ap);
  1015. pp->do_port_rst = 0;
  1016. }
  1017. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1018. {
  1019. struct ata_port *ap = qc->ap;
  1020. /* make DMA engine forget about the failed command */
  1021. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1022. ata_eh_freeze_port(ap);
  1023. }
  1024. static int sil24_port_start(struct ata_port *ap)
  1025. {
  1026. struct device *dev = ap->host->dev;
  1027. struct sil24_port_priv *pp;
  1028. union sil24_cmd_block *cb;
  1029. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1030. dma_addr_t cb_dma;
  1031. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1032. if (!pp)
  1033. return -ENOMEM;
  1034. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1035. if (!cb)
  1036. return -ENOMEM;
  1037. memset(cb, 0, cb_size);
  1038. pp->cmd_block = cb;
  1039. pp->cmd_block_dma = cb_dma;
  1040. ap->private_data = pp;
  1041. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1042. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1043. return 0;
  1044. }
  1045. static void sil24_init_controller(struct ata_host *host)
  1046. {
  1047. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1048. u32 tmp;
  1049. int i;
  1050. /* GPIO off */
  1051. writel(0, host_base + HOST_FLASH_CMD);
  1052. /* clear global reset & mask interrupts during initialization */
  1053. writel(0, host_base + HOST_CTRL);
  1054. /* init ports */
  1055. for (i = 0; i < host->n_ports; i++) {
  1056. struct ata_port *ap = host->ports[i];
  1057. void __iomem *port = sil24_port_base(ap);
  1058. /* Initial PHY setting */
  1059. writel(0x20c, port + PORT_PHY_CFG);
  1060. /* Clear port RST */
  1061. tmp = readl(port + PORT_CTRL_STAT);
  1062. if (tmp & PORT_CS_PORT_RST) {
  1063. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1064. tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
  1065. PORT_CS_PORT_RST,
  1066. PORT_CS_PORT_RST, 10, 100);
  1067. if (tmp & PORT_CS_PORT_RST)
  1068. dev_err(host->dev,
  1069. "failed to clear port RST\n");
  1070. }
  1071. /* configure port */
  1072. sil24_config_port(ap);
  1073. }
  1074. /* Turn on interrupts */
  1075. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1076. }
  1077. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1078. {
  1079. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1080. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1081. const struct ata_port_info *ppi[] = { &pi, NULL };
  1082. void __iomem * const *iomap;
  1083. struct ata_host *host;
  1084. int rc;
  1085. u32 tmp;
  1086. /* cause link error if sil24_cmd_block is sized wrongly */
  1087. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1088. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1089. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1090. /* acquire resources */
  1091. rc = pcim_enable_device(pdev);
  1092. if (rc)
  1093. return rc;
  1094. rc = pcim_iomap_regions(pdev,
  1095. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1096. DRV_NAME);
  1097. if (rc)
  1098. return rc;
  1099. iomap = pcim_iomap_table(pdev);
  1100. /* apply workaround for completion IRQ loss on PCI-X errata */
  1101. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1102. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1103. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1104. dev_info(&pdev->dev,
  1105. "Applying completion IRQ loss on PCI-X errata fix\n");
  1106. else
  1107. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1108. }
  1109. /* allocate and fill host */
  1110. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1111. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1112. if (!host)
  1113. return -ENOMEM;
  1114. host->iomap = iomap;
  1115. /* configure and activate the device */
  1116. if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
  1117. rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
  1118. if (rc) {
  1119. rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  1120. if (rc) {
  1121. dev_err(&pdev->dev,
  1122. "64-bit DMA enable failed\n");
  1123. return rc;
  1124. }
  1125. }
  1126. } else {
  1127. rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  1128. if (rc) {
  1129. dev_err(&pdev->dev, "32-bit DMA enable failed\n");
  1130. return rc;
  1131. }
  1132. rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  1133. if (rc) {
  1134. dev_err(&pdev->dev,
  1135. "32-bit consistent DMA enable failed\n");
  1136. return rc;
  1137. }
  1138. }
  1139. /* Set max read request size to 4096. This slightly increases
  1140. * write throughput for pci-e variants.
  1141. */
  1142. pcie_set_readrq(pdev, 4096);
  1143. sil24_init_controller(host);
  1144. if (sata_sil24_msi && !pci_enable_msi(pdev)) {
  1145. dev_info(&pdev->dev, "Using MSI\n");
  1146. pci_intx(pdev, 0);
  1147. }
  1148. pci_set_master(pdev);
  1149. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1150. &sil24_sht);
  1151. }
  1152. #ifdef CONFIG_PM_SLEEP
  1153. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1154. {
  1155. struct ata_host *host = pci_get_drvdata(pdev);
  1156. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1157. int rc;
  1158. rc = ata_pci_device_do_resume(pdev);
  1159. if (rc)
  1160. return rc;
  1161. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1162. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1163. sil24_init_controller(host);
  1164. ata_host_resume(host);
  1165. return 0;
  1166. }
  1167. #endif
  1168. #ifdef CONFIG_PM
  1169. static int sil24_port_resume(struct ata_port *ap)
  1170. {
  1171. sil24_config_pmp(ap, ap->nr_pmp_links);
  1172. return 0;
  1173. }
  1174. #endif
  1175. module_pci_driver(sil24_pci_driver);
  1176. MODULE_AUTHOR("Tejun Heo");
  1177. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1178. MODULE_LICENSE("GPL");
  1179. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);