12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083 |
- /*
- * Copyright (c) 2014, The Linux Foundation. All rights reserved.
- *
- * This software is licensed under the terms of the GNU General Public
- * License version 2, as published by the Free Software Foundation, and
- * may be copied, distributed, and modified under those terms.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- */
- #include <linux/kernel.h>
- #include <linux/bitops.h>
- #include <linux/err.h>
- #include <linux/platform_device.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
- #include <linux/clk-provider.h>
- #include <linux/regmap.h>
- #include <linux/reset-controller.h>
- #include <dt-bindings/clock/qcom,gcc-ipq806x.h>
- #include <dt-bindings/reset/qcom,gcc-ipq806x.h>
- #include "common.h"
- #include "clk-regmap.h"
- #include "clk-pll.h"
- #include "clk-rcg.h"
- #include "clk-branch.h"
- #include "reset.h"
- static struct clk_pll pll0 = {
- .l_reg = 0x30c4,
- .m_reg = 0x30c8,
- .n_reg = 0x30cc,
- .config_reg = 0x30d4,
- .mode_reg = 0x30c0,
- .status_reg = 0x30d8,
- .status_bit = 16,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pll0",
- .parent_names = (const char *[]){ "pxo" },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap pll0_vote = {
- .enable_reg = 0x34c0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "pll0_vote",
- .parent_names = (const char *[]){ "pll0" },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll pll3 = {
- .l_reg = 0x3164,
- .m_reg = 0x3168,
- .n_reg = 0x316c,
- .config_reg = 0x3174,
- .mode_reg = 0x3160,
- .status_reg = 0x3178,
- .status_bit = 16,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pll3",
- .parent_names = (const char *[]){ "pxo" },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap pll4_vote = {
- .enable_reg = 0x34c0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pll4_vote",
- .parent_names = (const char *[]){ "pll4" },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll pll8 = {
- .l_reg = 0x3144,
- .m_reg = 0x3148,
- .n_reg = 0x314c,
- .config_reg = 0x3154,
- .mode_reg = 0x3140,
- .status_reg = 0x3158,
- .status_bit = 16,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pll8",
- .parent_names = (const char *[]){ "pxo" },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap pll8_vote = {
- .enable_reg = 0x34c0,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .name = "pll8_vote",
- .parent_names = (const char *[]){ "pll8" },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll pll14 = {
- .l_reg = 0x31c4,
- .m_reg = 0x31c8,
- .n_reg = 0x31cc,
- .config_reg = 0x31d4,
- .mode_reg = 0x31c0,
- .status_reg = 0x31d8,
- .status_bit = 16,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pll14",
- .parent_names = (const char *[]){ "pxo" },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap pll14_vote = {
- .enable_reg = 0x34c0,
- .enable_mask = BIT(14),
- .hw.init = &(struct clk_init_data){
- .name = "pll14_vote",
- .parent_names = (const char *[]){ "pll14" },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- #define NSS_PLL_RATE(f, _l, _m, _n, i) \
- { \
- .freq = f, \
- .l = _l, \
- .m = _m, \
- .n = _n, \
- .ibits = i, \
- }
- static struct pll_freq_tbl pll18_freq_tbl[] = {
- NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625),
- NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625),
- };
- static struct clk_pll pll18 = {
- .l_reg = 0x31a4,
- .m_reg = 0x31a8,
- .n_reg = 0x31ac,
- .config_reg = 0x31b4,
- .mode_reg = 0x31a0,
- .status_reg = 0x31b8,
- .status_bit = 16,
- .post_div_shift = 16,
- .post_div_width = 1,
- .freq_tbl = pll18_freq_tbl,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pll18",
- .parent_names = (const char *[]){ "pxo" },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- enum {
- P_PXO,
- P_PLL8,
- P_PLL3,
- P_PLL0,
- P_CXO,
- P_PLL14,
- P_PLL18,
- };
- static const struct parent_map gcc_pxo_pll8_map[] = {
- { P_PXO, 0 },
- { P_PLL8, 3 }
- };
- static const char * const gcc_pxo_pll8[] = {
- "pxo",
- "pll8_vote",
- };
- static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
- { P_PXO, 0 },
- { P_PLL8, 3 },
- { P_CXO, 5 }
- };
- static const char * const gcc_pxo_pll8_cxo[] = {
- "pxo",
- "pll8_vote",
- "cxo",
- };
- static const struct parent_map gcc_pxo_pll3_map[] = {
- { P_PXO, 0 },
- { P_PLL3, 1 }
- };
- static const struct parent_map gcc_pxo_pll3_sata_map[] = {
- { P_PXO, 0 },
- { P_PLL3, 6 }
- };
- static const char * const gcc_pxo_pll3[] = {
- "pxo",
- "pll3",
- };
- static const struct parent_map gcc_pxo_pll8_pll0[] = {
- { P_PXO, 0 },
- { P_PLL8, 3 },
- { P_PLL0, 2 }
- };
- static const char * const gcc_pxo_pll8_pll0_map[] = {
- "pxo",
- "pll8_vote",
- "pll0_vote",
- };
- static const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = {
- { P_PXO, 0 },
- { P_PLL8, 4 },
- { P_PLL0, 2 },
- { P_PLL14, 5 },
- { P_PLL18, 1 }
- };
- static const char * const gcc_pxo_pll8_pll14_pll18_pll0[] = {
- "pxo",
- "pll8_vote",
- "pll0_vote",
- "pll14",
- "pll18",
- };
- static struct freq_tbl clk_tbl_gsbi_uart[] = {
- { 1843200, P_PLL8, 2, 6, 625 },
- { 3686400, P_PLL8, 2, 12, 625 },
- { 7372800, P_PLL8, 2, 24, 625 },
- { 14745600, P_PLL8, 2, 48, 625 },
- { 16000000, P_PLL8, 4, 1, 6 },
- { 24000000, P_PLL8, 4, 1, 4 },
- { 32000000, P_PLL8, 4, 1, 3 },
- { 40000000, P_PLL8, 1, 5, 48 },
- { 46400000, P_PLL8, 1, 29, 240 },
- { 48000000, P_PLL8, 4, 1, 2 },
- { 51200000, P_PLL8, 1, 2, 15 },
- { 56000000, P_PLL8, 1, 7, 48 },
- { 58982400, P_PLL8, 1, 96, 625 },
- { 64000000, P_PLL8, 2, 1, 3 },
- { }
- };
- static struct clk_rcg gsbi1_uart_src = {
- .ns_reg = 0x29d4,
- .md_reg = 0x29d0,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 16,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_uart,
- .clkr = {
- .enable_reg = 0x29d4,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi1_uart_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi1_uart_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x29d4,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi1_uart_clk",
- .parent_names = (const char *[]){
- "gsbi1_uart_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi2_uart_src = {
- .ns_reg = 0x29f4,
- .md_reg = 0x29f0,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 16,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_uart,
- .clkr = {
- .enable_reg = 0x29f4,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi2_uart_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi2_uart_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 8,
- .clkr = {
- .enable_reg = 0x29f4,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi2_uart_clk",
- .parent_names = (const char *[]){
- "gsbi2_uart_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi4_uart_src = {
- .ns_reg = 0x2a34,
- .md_reg = 0x2a30,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 16,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_uart,
- .clkr = {
- .enable_reg = 0x2a34,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi4_uart_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi4_uart_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 26,
- .clkr = {
- .enable_reg = 0x2a34,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi4_uart_clk",
- .parent_names = (const char *[]){
- "gsbi4_uart_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi5_uart_src = {
- .ns_reg = 0x2a54,
- .md_reg = 0x2a50,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 16,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_uart,
- .clkr = {
- .enable_reg = 0x2a54,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi5_uart_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi5_uart_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 22,
- .clkr = {
- .enable_reg = 0x2a54,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi5_uart_clk",
- .parent_names = (const char *[]){
- "gsbi5_uart_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi6_uart_src = {
- .ns_reg = 0x2a74,
- .md_reg = 0x2a70,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 16,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_uart,
- .clkr = {
- .enable_reg = 0x2a74,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi6_uart_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi6_uart_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 18,
- .clkr = {
- .enable_reg = 0x2a74,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi6_uart_clk",
- .parent_names = (const char *[]){
- "gsbi6_uart_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi7_uart_src = {
- .ns_reg = 0x2a94,
- .md_reg = 0x2a90,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 16,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_uart,
- .clkr = {
- .enable_reg = 0x2a94,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi7_uart_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi7_uart_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 14,
- .clkr = {
- .enable_reg = 0x2a94,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi7_uart_clk",
- .parent_names = (const char *[]){
- "gsbi7_uart_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct freq_tbl clk_tbl_gsbi_qup[] = {
- { 1100000, P_PXO, 1, 2, 49 },
- { 5400000, P_PXO, 1, 1, 5 },
- { 10800000, P_PXO, 1, 2, 5 },
- { 15060000, P_PLL8, 1, 2, 51 },
- { 24000000, P_PLL8, 4, 1, 4 },
- { 25000000, P_PXO, 1, 0, 0 },
- { 25600000, P_PLL8, 1, 1, 15 },
- { 48000000, P_PLL8, 4, 1, 2 },
- { 51200000, P_PLL8, 1, 2, 15 },
- { }
- };
- static struct clk_rcg gsbi1_qup_src = {
- .ns_reg = 0x29cc,
- .md_reg = 0x29c8,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_qup,
- .clkr = {
- .enable_reg = 0x29cc,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi1_qup_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi1_qup_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 11,
- .clkr = {
- .enable_reg = 0x29cc,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi1_qup_clk",
- .parent_names = (const char *[]){ "gsbi1_qup_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi2_qup_src = {
- .ns_reg = 0x29ec,
- .md_reg = 0x29e8,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_qup,
- .clkr = {
- .enable_reg = 0x29ec,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi2_qup_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi2_qup_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 6,
- .clkr = {
- .enable_reg = 0x29ec,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi2_qup_clk",
- .parent_names = (const char *[]){ "gsbi2_qup_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi4_qup_src = {
- .ns_reg = 0x2a2c,
- .md_reg = 0x2a28,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_qup,
- .clkr = {
- .enable_reg = 0x2a2c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi4_qup_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi4_qup_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 24,
- .clkr = {
- .enable_reg = 0x2a2c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi4_qup_clk",
- .parent_names = (const char *[]){ "gsbi4_qup_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi5_qup_src = {
- .ns_reg = 0x2a4c,
- .md_reg = 0x2a48,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_qup,
- .clkr = {
- .enable_reg = 0x2a4c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi5_qup_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi5_qup_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 20,
- .clkr = {
- .enable_reg = 0x2a4c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi5_qup_clk",
- .parent_names = (const char *[]){ "gsbi5_qup_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi6_qup_src = {
- .ns_reg = 0x2a6c,
- .md_reg = 0x2a68,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_qup,
- .clkr = {
- .enable_reg = 0x2a6c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi6_qup_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi6_qup_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 16,
- .clkr = {
- .enable_reg = 0x2a6c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi6_qup_clk",
- .parent_names = (const char *[]){ "gsbi6_qup_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gsbi7_qup_src = {
- .ns_reg = 0x2a8c,
- .md_reg = 0x2a88,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_gsbi_qup,
- .clkr = {
- .enable_reg = 0x2a8c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi7_qup_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- },
- };
- static struct clk_branch gsbi7_qup_clk = {
- .halt_reg = 0x2fd0,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x2a8c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi7_qup_clk",
- .parent_names = (const char *[]){ "gsbi7_qup_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch gsbi1_h_clk = {
- .hwcg_reg = 0x29c0,
- .hwcg_bit = 6,
- .halt_reg = 0x2fcc,
- .halt_bit = 13,
- .clkr = {
- .enable_reg = 0x29c0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi1_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch gsbi2_h_clk = {
- .hwcg_reg = 0x29e0,
- .hwcg_bit = 6,
- .halt_reg = 0x2fcc,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x29e0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi2_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch gsbi4_h_clk = {
- .hwcg_reg = 0x2a20,
- .hwcg_bit = 6,
- .halt_reg = 0x2fd0,
- .halt_bit = 27,
- .clkr = {
- .enable_reg = 0x2a20,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi4_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch gsbi5_h_clk = {
- .hwcg_reg = 0x2a40,
- .hwcg_bit = 6,
- .halt_reg = 0x2fd0,
- .halt_bit = 23,
- .clkr = {
- .enable_reg = 0x2a40,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi5_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch gsbi6_h_clk = {
- .hwcg_reg = 0x2a60,
- .hwcg_bit = 6,
- .halt_reg = 0x2fd0,
- .halt_bit = 19,
- .clkr = {
- .enable_reg = 0x2a60,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi6_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch gsbi7_h_clk = {
- .hwcg_reg = 0x2a80,
- .hwcg_bit = 6,
- .halt_reg = 0x2fd0,
- .halt_bit = 15,
- .clkr = {
- .enable_reg = 0x2a80,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gsbi7_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_gp[] = {
- { 12500000, P_PXO, 2, 0, 0 },
- { 25000000, P_PXO, 1, 0, 0 },
- { 64000000, P_PLL8, 2, 1, 3 },
- { 76800000, P_PLL8, 1, 1, 5 },
- { 96000000, P_PLL8, 4, 0, 0 },
- { 128000000, P_PLL8, 3, 0, 0 },
- { 192000000, P_PLL8, 2, 0, 0 },
- { }
- };
- static struct clk_rcg gp0_src = {
- .ns_reg = 0x2d24,
- .md_reg = 0x2d00,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_cxo_map,
- },
- .freq_tbl = clk_tbl_gp,
- .clkr = {
- .enable_reg = 0x2d24,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gp0_src",
- .parent_names = gcc_pxo_pll8_cxo,
- .num_parents = 3,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_PARENT_GATE,
- },
- }
- };
- static struct clk_branch gp0_clk = {
- .halt_reg = 0x2fd8,
- .halt_bit = 7,
- .clkr = {
- .enable_reg = 0x2d24,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gp0_clk",
- .parent_names = (const char *[]){ "gp0_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gp1_src = {
- .ns_reg = 0x2d44,
- .md_reg = 0x2d40,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_cxo_map,
- },
- .freq_tbl = clk_tbl_gp,
- .clkr = {
- .enable_reg = 0x2d44,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gp1_src",
- .parent_names = gcc_pxo_pll8_cxo,
- .num_parents = 3,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- }
- };
- static struct clk_branch gp1_clk = {
- .halt_reg = 0x2fd8,
- .halt_bit = 6,
- .clkr = {
- .enable_reg = 0x2d44,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gp1_clk",
- .parent_names = (const char *[]){ "gp1_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg gp2_src = {
- .ns_reg = 0x2d64,
- .md_reg = 0x2d60,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_cxo_map,
- },
- .freq_tbl = clk_tbl_gp,
- .clkr = {
- .enable_reg = 0x2d64,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gp2_src",
- .parent_names = gcc_pxo_pll8_cxo,
- .num_parents = 3,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- }
- };
- static struct clk_branch gp2_clk = {
- .halt_reg = 0x2fd8,
- .halt_bit = 5,
- .clkr = {
- .enable_reg = 0x2d64,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gp2_clk",
- .parent_names = (const char *[]){ "gp2_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch pmem_clk = {
- .hwcg_reg = 0x25a0,
- .hwcg_bit = 6,
- .halt_reg = 0x2fc8,
- .halt_bit = 20,
- .clkr = {
- .enable_reg = 0x25a0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pmem_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_rcg prng_src = {
- .ns_reg = 0x2e80,
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "prng_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- },
- },
- };
- static struct clk_branch prng_clk = {
- .halt_reg = 0x2fd8,
- .halt_check = BRANCH_HALT_VOTED,
- .halt_bit = 10,
- .clkr = {
- .enable_reg = 0x3080,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "prng_clk",
- .parent_names = (const char *[]){ "prng_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- },
- },
- };
- static const struct freq_tbl clk_tbl_sdc[] = {
- { 200000, P_PXO, 2, 2, 125 },
- { 400000, P_PLL8, 4, 1, 240 },
- { 16000000, P_PLL8, 4, 1, 6 },
- { 17070000, P_PLL8, 1, 2, 45 },
- { 20210000, P_PLL8, 1, 1, 19 },
- { 24000000, P_PLL8, 4, 1, 4 },
- { 48000000, P_PLL8, 4, 1, 2 },
- { 64000000, P_PLL8, 3, 1, 2 },
- { 96000000, P_PLL8, 4, 0, 0 },
- { 192000000, P_PLL8, 2, 0, 0 },
- { }
- };
- static struct clk_rcg sdc1_src = {
- .ns_reg = 0x282c,
- .md_reg = 0x2828,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_sdc,
- .clkr = {
- .enable_reg = 0x282c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "sdc1_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- }
- };
- static struct clk_branch sdc1_clk = {
- .halt_reg = 0x2fc8,
- .halt_bit = 6,
- .clkr = {
- .enable_reg = 0x282c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "sdc1_clk",
- .parent_names = (const char *[]){ "sdc1_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_rcg sdc3_src = {
- .ns_reg = 0x286c,
- .md_reg = 0x2868,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_sdc,
- .clkr = {
- .enable_reg = 0x286c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "sdc3_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- }
- };
- static struct clk_branch sdc3_clk = {
- .halt_reg = 0x2fc8,
- .halt_bit = 4,
- .clkr = {
- .enable_reg = 0x286c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "sdc3_clk",
- .parent_names = (const char *[]){ "sdc3_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch sdc1_h_clk = {
- .hwcg_reg = 0x2820,
- .hwcg_bit = 6,
- .halt_reg = 0x2fc8,
- .halt_bit = 11,
- .clkr = {
- .enable_reg = 0x2820,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sdc1_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch sdc3_h_clk = {
- .hwcg_reg = 0x2860,
- .hwcg_bit = 6,
- .halt_reg = 0x2fc8,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x2860,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sdc3_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_tsif_ref[] = {
- { 105000, P_PXO, 1, 1, 256 },
- { }
- };
- static struct clk_rcg tsif_ref_src = {
- .ns_reg = 0x2710,
- .md_reg = 0x270c,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 16,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_map,
- },
- .freq_tbl = clk_tbl_tsif_ref,
- .clkr = {
- .enable_reg = 0x2710,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "tsif_ref_src",
- .parent_names = gcc_pxo_pll8,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- }
- };
- static struct clk_branch tsif_ref_clk = {
- .halt_reg = 0x2fd4,
- .halt_bit = 5,
- .clkr = {
- .enable_reg = 0x2710,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "tsif_ref_clk",
- .parent_names = (const char *[]){ "tsif_ref_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch tsif_h_clk = {
- .hwcg_reg = 0x2700,
- .hwcg_bit = 6,
- .halt_reg = 0x2fd4,
- .halt_bit = 7,
- .clkr = {
- .enable_reg = 0x2700,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "tsif_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch dma_bam_h_clk = {
- .hwcg_reg = 0x25c0,
- .hwcg_bit = 6,
- .halt_reg = 0x2fc8,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x25c0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "dma_bam_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch adm0_clk = {
- .halt_reg = 0x2fdc,
- .halt_check = BRANCH_HALT_VOTED,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x3080,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "adm0_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch adm0_pbus_clk = {
- .hwcg_reg = 0x2208,
- .hwcg_bit = 6,
- .halt_reg = 0x2fdc,
- .halt_check = BRANCH_HALT_VOTED,
- .halt_bit = 11,
- .clkr = {
- .enable_reg = 0x3080,
- .enable_mask = BIT(3),
- .hw.init = &(struct clk_init_data){
- .name = "adm0_pbus_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pmic_arb0_h_clk = {
- .halt_reg = 0x2fd8,
- .halt_check = BRANCH_HALT_VOTED,
- .halt_bit = 22,
- .clkr = {
- .enable_reg = 0x3080,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .name = "pmic_arb0_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pmic_arb1_h_clk = {
- .halt_reg = 0x2fd8,
- .halt_check = BRANCH_HALT_VOTED,
- .halt_bit = 21,
- .clkr = {
- .enable_reg = 0x3080,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "pmic_arb1_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pmic_ssbi2_clk = {
- .halt_reg = 0x2fd8,
- .halt_check = BRANCH_HALT_VOTED,
- .halt_bit = 23,
- .clkr = {
- .enable_reg = 0x3080,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "pmic_ssbi2_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch rpm_msg_ram_h_clk = {
- .hwcg_reg = 0x27e0,
- .hwcg_bit = 6,
- .halt_reg = 0x2fd8,
- .halt_check = BRANCH_HALT_VOTED,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x3080,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data){
- .name = "rpm_msg_ram_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_pcie_ref[] = {
- { 100000000, P_PLL3, 12, 0, 0 },
- { }
- };
- static struct clk_rcg pcie_ref_src = {
- .ns_reg = 0x3860,
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll3_map,
- },
- .freq_tbl = clk_tbl_pcie_ref,
- .clkr = {
- .enable_reg = 0x3860,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "pcie_ref_src",
- .parent_names = gcc_pxo_pll3,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch pcie_ref_src_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 30,
- .clkr = {
- .enable_reg = 0x3860,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "pcie_ref_src_clk",
- .parent_names = (const char *[]){ "pcie_ref_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch pcie_a_clk = {
- .halt_reg = 0x2fc0,
- .halt_bit = 13,
- .clkr = {
- .enable_reg = 0x22c0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie_a_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie_aux_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 31,
- .clkr = {
- .enable_reg = 0x22c8,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie_aux_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie_h_clk = {
- .halt_reg = 0x2fd4,
- .halt_bit = 8,
- .clkr = {
- .enable_reg = 0x22cc,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie_phy_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 29,
- .clkr = {
- .enable_reg = 0x22d0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie_phy_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_rcg pcie1_ref_src = {
- .ns_reg = 0x3aa0,
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll3_map,
- },
- .freq_tbl = clk_tbl_pcie_ref,
- .clkr = {
- .enable_reg = 0x3aa0,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "pcie1_ref_src",
- .parent_names = gcc_pxo_pll3,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch pcie1_ref_src_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 27,
- .clkr = {
- .enable_reg = 0x3aa0,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "pcie1_ref_src_clk",
- .parent_names = (const char *[]){ "pcie1_ref_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch pcie1_a_clk = {
- .halt_reg = 0x2fc0,
- .halt_bit = 10,
- .clkr = {
- .enable_reg = 0x3a80,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie1_a_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie1_aux_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 28,
- .clkr = {
- .enable_reg = 0x3a88,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie1_aux_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie1_h_clk = {
- .halt_reg = 0x2fd4,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x3a8c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie1_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie1_phy_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 26,
- .clkr = {
- .enable_reg = 0x3a90,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie1_phy_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_rcg pcie2_ref_src = {
- .ns_reg = 0x3ae0,
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll3_map,
- },
- .freq_tbl = clk_tbl_pcie_ref,
- .clkr = {
- .enable_reg = 0x3ae0,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "pcie2_ref_src",
- .parent_names = gcc_pxo_pll3,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch pcie2_ref_src_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 24,
- .clkr = {
- .enable_reg = 0x3ae0,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "pcie2_ref_src_clk",
- .parent_names = (const char *[]){ "pcie2_ref_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch pcie2_a_clk = {
- .halt_reg = 0x2fc0,
- .halt_bit = 9,
- .clkr = {
- .enable_reg = 0x3ac0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie2_a_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie2_aux_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 25,
- .clkr = {
- .enable_reg = 0x3ac8,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie2_aux_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie2_h_clk = {
- .halt_reg = 0x2fd4,
- .halt_bit = 10,
- .clkr = {
- .enable_reg = 0x3acc,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie2_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch pcie2_phy_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 23,
- .clkr = {
- .enable_reg = 0x3ad0,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "pcie2_phy_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_sata_ref[] = {
- { 100000000, P_PLL3, 12, 0, 0 },
- { }
- };
- static struct clk_rcg sata_ref_src = {
- .ns_reg = 0x2c08,
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 4,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll3_sata_map,
- },
- .freq_tbl = clk_tbl_sata_ref,
- .clkr = {
- .enable_reg = 0x2c08,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "sata_ref_src",
- .parent_names = gcc_pxo_pll3,
- .num_parents = 2,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch sata_rxoob_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 20,
- .clkr = {
- .enable_reg = 0x2c0c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sata_rxoob_clk",
- .parent_names = (const char *[]){ "sata_ref_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch sata_pmalive_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 19,
- .clkr = {
- .enable_reg = 0x2c10,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sata_pmalive_clk",
- .parent_names = (const char *[]){ "sata_ref_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch sata_phy_ref_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 18,
- .clkr = {
- .enable_reg = 0x2c14,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sata_phy_ref_clk",
- .parent_names = (const char *[]){ "pxo" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- },
- },
- };
- static struct clk_branch sata_a_clk = {
- .halt_reg = 0x2fc0,
- .halt_bit = 12,
- .clkr = {
- .enable_reg = 0x2c20,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sata_a_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch sata_h_clk = {
- .halt_reg = 0x2fdc,
- .halt_bit = 21,
- .clkr = {
- .enable_reg = 0x2c00,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sata_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch sfab_sata_s_h_clk = {
- .halt_reg = 0x2fc4,
- .halt_bit = 14,
- .clkr = {
- .enable_reg = 0x2480,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sfab_sata_s_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch sata_phy_cfg_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 14,
- .clkr = {
- .enable_reg = 0x2c40,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "sata_phy_cfg_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_usb30_master[] = {
- { 125000000, P_PLL0, 1, 5, 32 },
- { }
- };
- static struct clk_rcg usb30_master_clk_src = {
- .ns_reg = 0x3b2c,
- .md_reg = 0x3b28,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll0,
- },
- .freq_tbl = clk_tbl_usb30_master,
- .clkr = {
- .enable_reg = 0x3b2c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "usb30_master_ref_src",
- .parent_names = gcc_pxo_pll8_pll0_map,
- .num_parents = 3,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch usb30_0_branch_clk = {
- .halt_reg = 0x2fc4,
- .halt_bit = 22,
- .clkr = {
- .enable_reg = 0x3b24,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "usb30_0_branch_clk",
- .parent_names = (const char *[]){ "usb30_master_ref_src", },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch usb30_1_branch_clk = {
- .halt_reg = 0x2fc4,
- .halt_bit = 17,
- .clkr = {
- .enable_reg = 0x3b34,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "usb30_1_branch_clk",
- .parent_names = (const char *[]){ "usb30_master_ref_src", },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_usb30_utmi[] = {
- { 60000000, P_PLL8, 1, 5, 32 },
- { }
- };
- static struct clk_rcg usb30_utmi_clk = {
- .ns_reg = 0x3b44,
- .md_reg = 0x3b40,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll0,
- },
- .freq_tbl = clk_tbl_usb30_utmi,
- .clkr = {
- .enable_reg = 0x3b44,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "usb30_utmi_clk",
- .parent_names = gcc_pxo_pll8_pll0_map,
- .num_parents = 3,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch usb30_0_utmi_clk_ctl = {
- .halt_reg = 0x2fc4,
- .halt_bit = 21,
- .clkr = {
- .enable_reg = 0x3b48,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "usb30_0_utmi_clk_ctl",
- .parent_names = (const char *[]){ "usb30_utmi_clk", },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch usb30_1_utmi_clk_ctl = {
- .halt_reg = 0x2fc4,
- .halt_bit = 15,
- .clkr = {
- .enable_reg = 0x3b4c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "usb30_1_utmi_clk_ctl",
- .parent_names = (const char *[]){ "usb30_utmi_clk", },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_usb[] = {
- { 60000000, P_PLL8, 1, 5, 32 },
- { }
- };
- static struct clk_rcg usb_hs1_xcvr_clk_src = {
- .ns_reg = 0x290C,
- .md_reg = 0x2908,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll0,
- },
- .freq_tbl = clk_tbl_usb,
- .clkr = {
- .enable_reg = 0x2968,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "usb_hs1_xcvr_src",
- .parent_names = gcc_pxo_pll8_pll0_map,
- .num_parents = 3,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch usb_hs1_xcvr_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 17,
- .clkr = {
- .enable_reg = 0x290c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "usb_hs1_xcvr_clk",
- .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch usb_hs1_h_clk = {
- .hwcg_reg = 0x2900,
- .hwcg_bit = 6,
- .halt_reg = 0x2fc8,
- .halt_bit = 1,
- .clkr = {
- .enable_reg = 0x2900,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "usb_hs1_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_rcg usb_fs1_xcvr_clk_src = {
- .ns_reg = 0x2968,
- .md_reg = 0x2964,
- .mn = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .p = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .s = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll0,
- },
- .freq_tbl = clk_tbl_usb,
- .clkr = {
- .enable_reg = 0x2968,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "usb_fs1_xcvr_src",
- .parent_names = gcc_pxo_pll8_pll0_map,
- .num_parents = 3,
- .ops = &clk_rcg_ops,
- .flags = CLK_SET_RATE_GATE,
- },
- },
- };
- static struct clk_branch usb_fs1_xcvr_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 17,
- .clkr = {
- .enable_reg = 0x2968,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "usb_fs1_xcvr_clk",
- .parent_names = (const char *[]){ "usb_fs1_xcvr_src", },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch usb_fs1_sys_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 18,
- .clkr = {
- .enable_reg = 0x296c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "usb_fs1_sys_clk",
- .parent_names = (const char *[]){ "usb_fs1_xcvr_src", },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_branch usb_fs1_h_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 19,
- .clkr = {
- .enable_reg = 0x2960,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "usb_fs1_h_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch ebi2_clk = {
- .hwcg_reg = 0x3b00,
- .hwcg_bit = 6,
- .halt_reg = 0x2fcc,
- .halt_bit = 1,
- .clkr = {
- .enable_reg = 0x3b00,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "ebi2_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static struct clk_branch ebi2_aon_clk = {
- .halt_reg = 0x2fcc,
- .halt_bit = 0,
- .clkr = {
- .enable_reg = 0x3b00,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .name = "ebi2_always_on_clk",
- .ops = &clk_branch_ops,
- .flags = CLK_IS_ROOT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_gmac[] = {
- { 133000000, P_PLL0, 1, 50, 301 },
- { 266000000, P_PLL0, 1, 127, 382 },
- { }
- };
- static struct clk_dyn_rcg gmac_core1_src = {
- .ns_reg[0] = 0x3cac,
- .ns_reg[1] = 0x3cb0,
- .md_reg[0] = 0x3ca4,
- .md_reg[1] = 0x3ca8,
- .bank_reg = 0x3ca0,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .p[0] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .p[1] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .mux_sel_bit = 0,
- .freq_tbl = clk_tbl_gmac,
- .clkr = {
- .enable_reg = 0x3ca0,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core1_src",
- .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
- .num_parents = 5,
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch gmac_core1_clk = {
- .halt_reg = 0x3c20,
- .halt_bit = 4,
- .hwcg_reg = 0x3cb4,
- .hwcg_bit = 6,
- .clkr = {
- .enable_reg = 0x3cb4,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core1_clk",
- .parent_names = (const char *[]){
- "gmac_core1_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_dyn_rcg gmac_core2_src = {
- .ns_reg[0] = 0x3ccc,
- .ns_reg[1] = 0x3cd0,
- .md_reg[0] = 0x3cc4,
- .md_reg[1] = 0x3cc8,
- .bank_reg = 0x3ca0,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .p[0] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .p[1] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .mux_sel_bit = 0,
- .freq_tbl = clk_tbl_gmac,
- .clkr = {
- .enable_reg = 0x3cc0,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core2_src",
- .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
- .num_parents = 5,
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch gmac_core2_clk = {
- .halt_reg = 0x3c20,
- .halt_bit = 5,
- .hwcg_reg = 0x3cd4,
- .hwcg_bit = 6,
- .clkr = {
- .enable_reg = 0x3cd4,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core2_clk",
- .parent_names = (const char *[]){
- "gmac_core2_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_dyn_rcg gmac_core3_src = {
- .ns_reg[0] = 0x3cec,
- .ns_reg[1] = 0x3cf0,
- .md_reg[0] = 0x3ce4,
- .md_reg[1] = 0x3ce8,
- .bank_reg = 0x3ce0,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .p[0] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .p[1] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .mux_sel_bit = 0,
- .freq_tbl = clk_tbl_gmac,
- .clkr = {
- .enable_reg = 0x3ce0,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core3_src",
- .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
- .num_parents = 5,
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch gmac_core3_clk = {
- .halt_reg = 0x3c20,
- .halt_bit = 6,
- .hwcg_reg = 0x3cf4,
- .hwcg_bit = 6,
- .clkr = {
- .enable_reg = 0x3cf4,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core3_clk",
- .parent_names = (const char *[]){
- "gmac_core3_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static struct clk_dyn_rcg gmac_core4_src = {
- .ns_reg[0] = 0x3d0c,
- .ns_reg[1] = 0x3d10,
- .md_reg[0] = 0x3d04,
- .md_reg[1] = 0x3d08,
- .bank_reg = 0x3d00,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .p[0] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .p[1] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .mux_sel_bit = 0,
- .freq_tbl = clk_tbl_gmac,
- .clkr = {
- .enable_reg = 0x3d00,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core4_src",
- .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
- .num_parents = 5,
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch gmac_core4_clk = {
- .halt_reg = 0x3c20,
- .halt_bit = 7,
- .hwcg_reg = 0x3d14,
- .hwcg_bit = 6,
- .clkr = {
- .enable_reg = 0x3d14,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gmac_core4_clk",
- .parent_names = (const char *[]){
- "gmac_core4_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_nss_tcm[] = {
- { 266000000, P_PLL0, 3, 0, 0 },
- { 400000000, P_PLL0, 2, 0, 0 },
- { }
- };
- static struct clk_dyn_rcg nss_tcm_src = {
- .ns_reg[0] = 0x3dc4,
- .ns_reg[1] = 0x3dc8,
- .bank_reg = 0x3dc0,
- .s[0] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .p[0] = {
- .pre_div_shift = 3,
- .pre_div_width = 4,
- },
- .p[1] = {
- .pre_div_shift = 3,
- .pre_div_width = 4,
- },
- .mux_sel_bit = 0,
- .freq_tbl = clk_tbl_nss_tcm,
- .clkr = {
- .enable_reg = 0x3dc0,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "nss_tcm_src",
- .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
- .num_parents = 5,
- .ops = &clk_dyn_rcg_ops,
- },
- },
- };
- static struct clk_branch nss_tcm_clk = {
- .halt_reg = 0x3c20,
- .halt_bit = 14,
- .clkr = {
- .enable_reg = 0x3dd0,
- .enable_mask = BIT(6) | BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "nss_tcm_clk",
- .parent_names = (const char *[]){
- "nss_tcm_src",
- },
- .num_parents = 1,
- .ops = &clk_branch_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- },
- };
- static const struct freq_tbl clk_tbl_nss[] = {
- { 110000000, P_PLL18, 1, 1, 5 },
- { 275000000, P_PLL18, 2, 0, 0 },
- { 550000000, P_PLL18, 1, 0, 0 },
- { 733000000, P_PLL18, 1, 0, 0 },
- { }
- };
- static struct clk_dyn_rcg ubi32_core1_src_clk = {
- .ns_reg[0] = 0x3d2c,
- .ns_reg[1] = 0x3d30,
- .md_reg[0] = 0x3d24,
- .md_reg[1] = 0x3d28,
- .bank_reg = 0x3d20,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .p[0] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .p[1] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .mux_sel_bit = 0,
- .freq_tbl = clk_tbl_nss,
- .clkr = {
- .enable_reg = 0x3d20,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "ubi32_core1_src_clk",
- .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
- .num_parents = 5,
- .ops = &clk_dyn_rcg_ops,
- .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
- },
- },
- };
- static struct clk_dyn_rcg ubi32_core2_src_clk = {
- .ns_reg[0] = 0x3d4c,
- .ns_reg[1] = 0x3d50,
- .md_reg[0] = 0x3d44,
- .md_reg[1] = 0x3d48,
- .bank_reg = 0x3d40,
- .mn[0] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .mn[1] = {
- .mnctr_en_bit = 8,
- .mnctr_reset_bit = 7,
- .mnctr_mode_shift = 5,
- .n_val_shift = 16,
- .m_val_shift = 16,
- .width = 8,
- },
- .s[0] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .s[1] = {
- .src_sel_shift = 0,
- .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
- },
- .p[0] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .p[1] = {
- .pre_div_shift = 3,
- .pre_div_width = 2,
- },
- .mux_sel_bit = 0,
- .freq_tbl = clk_tbl_nss,
- .clkr = {
- .enable_reg = 0x3d40,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "ubi32_core2_src_clk",
- .parent_names = gcc_pxo_pll8_pll14_pll18_pll0,
- .num_parents = 5,
- .ops = &clk_dyn_rcg_ops,
- .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
- },
- },
- };
- static struct clk_regmap *gcc_ipq806x_clks[] = {
- [PLL0] = &pll0.clkr,
- [PLL0_VOTE] = &pll0_vote,
- [PLL3] = &pll3.clkr,
- [PLL4_VOTE] = &pll4_vote,
- [PLL8] = &pll8.clkr,
- [PLL8_VOTE] = &pll8_vote,
- [PLL14] = &pll14.clkr,
- [PLL14_VOTE] = &pll14_vote,
- [PLL18] = &pll18.clkr,
- [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
- [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
- [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
- [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
- [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
- [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
- [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
- [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
- [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
- [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
- [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
- [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
- [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
- [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
- [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
- [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
- [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
- [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
- [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
- [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
- [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
- [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
- [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
- [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
- [GP0_SRC] = &gp0_src.clkr,
- [GP0_CLK] = &gp0_clk.clkr,
- [GP1_SRC] = &gp1_src.clkr,
- [GP1_CLK] = &gp1_clk.clkr,
- [GP2_SRC] = &gp2_src.clkr,
- [GP2_CLK] = &gp2_clk.clkr,
- [PMEM_A_CLK] = &pmem_clk.clkr,
- [PRNG_SRC] = &prng_src.clkr,
- [PRNG_CLK] = &prng_clk.clkr,
- [SDC1_SRC] = &sdc1_src.clkr,
- [SDC1_CLK] = &sdc1_clk.clkr,
- [SDC3_SRC] = &sdc3_src.clkr,
- [SDC3_CLK] = &sdc3_clk.clkr,
- [TSIF_REF_SRC] = &tsif_ref_src.clkr,
- [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
- [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
- [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
- [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
- [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
- [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
- [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
- [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
- [TSIF_H_CLK] = &tsif_h_clk.clkr,
- [SDC1_H_CLK] = &sdc1_h_clk.clkr,
- [SDC3_H_CLK] = &sdc3_h_clk.clkr,
- [ADM0_CLK] = &adm0_clk.clkr,
- [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
- [PCIE_A_CLK] = &pcie_a_clk.clkr,
- [PCIE_AUX_CLK] = &pcie_aux_clk.clkr,
- [PCIE_H_CLK] = &pcie_h_clk.clkr,
- [PCIE_PHY_CLK] = &pcie_phy_clk.clkr,
- [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
- [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
- [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
- [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
- [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
- [SATA_H_CLK] = &sata_h_clk.clkr,
- [SATA_CLK_SRC] = &sata_ref_src.clkr,
- [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
- [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
- [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
- [SATA_A_CLK] = &sata_a_clk.clkr,
- [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
- [PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr,
- [PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr,
- [PCIE_1_A_CLK] = &pcie1_a_clk.clkr,
- [PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr,
- [PCIE_1_H_CLK] = &pcie1_h_clk.clkr,
- [PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr,
- [PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr,
- [PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr,
- [PCIE_2_A_CLK] = &pcie2_a_clk.clkr,
- [PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr,
- [PCIE_2_H_CLK] = &pcie2_h_clk.clkr,
- [PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr,
- [PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr,
- [PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr,
- [USB30_MASTER_SRC] = &usb30_master_clk_src.clkr,
- [USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr,
- [USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr,
- [USB30_UTMI_SRC] = &usb30_utmi_clk.clkr,
- [USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr,
- [USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr,
- [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
- [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr,
- [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
- [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
- [USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr,
- [USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr,
- [USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr,
- [EBI2_CLK] = &ebi2_clk.clkr,
- [EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
- [GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr,
- [GMAC_CORE1_CLK] = &gmac_core1_clk.clkr,
- [GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr,
- [GMAC_CORE2_CLK] = &gmac_core2_clk.clkr,
- [GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr,
- [GMAC_CORE3_CLK] = &gmac_core3_clk.clkr,
- [GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr,
- [GMAC_CORE4_CLK] = &gmac_core4_clk.clkr,
- [UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr,
- [UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr,
- [NSSTCM_CLK_SRC] = &nss_tcm_src.clkr,
- [NSSTCM_CLK] = &nss_tcm_clk.clkr,
- };
- static const struct qcom_reset_map gcc_ipq806x_resets[] = {
- [QDSS_STM_RESET] = { 0x2060, 6 },
- [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
- [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
- [AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 },
- [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
- [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 },
- [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
- [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
- [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
- [ADM0_C2_RESET] = { 0x220c, 4 },
- [ADM0_C1_RESET] = { 0x220c, 3 },
- [ADM0_C0_RESET] = { 0x220c, 2 },
- [ADM0_PBUS_RESET] = { 0x220c, 1 },
- [ADM0_RESET] = { 0x220c, 0 },
- [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
- [QDSS_POR_RESET] = { 0x2260, 4 },
- [QDSS_TSCTR_RESET] = { 0x2260, 3 },
- [QDSS_HRESET_RESET] = { 0x2260, 2 },
- [QDSS_AXI_RESET] = { 0x2260, 1 },
- [QDSS_DBG_RESET] = { 0x2260, 0 },
- [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
- [SFAB_PCIE_S_RESET] = { 0x22d8, 0 },
- [PCIE_EXT_RESET] = { 0x22dc, 6 },
- [PCIE_PHY_RESET] = { 0x22dc, 5 },
- [PCIE_PCI_RESET] = { 0x22dc, 4 },
- [PCIE_POR_RESET] = { 0x22dc, 3 },
- [PCIE_HCLK_RESET] = { 0x22dc, 2 },
- [PCIE_ACLK_RESET] = { 0x22dc, 0 },
- [SFAB_LPASS_RESET] = { 0x23a0, 7 },
- [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
- [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
- [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
- [SFAB_SATA_S_RESET] = { 0x2480, 7 },
- [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
- [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
- [DFAB_SWAY0_RESET] = { 0x2540, 7 },
- [DFAB_SWAY1_RESET] = { 0x2544, 7 },
- [DFAB_ARB0_RESET] = { 0x2560, 7 },
- [DFAB_ARB1_RESET] = { 0x2564, 7 },
- [PPSS_PROC_RESET] = { 0x2594, 1 },
- [PPSS_RESET] = { 0x2594, 0 },
- [DMA_BAM_RESET] = { 0x25c0, 7 },
- [SPS_TIC_H_RESET] = { 0x2600, 7 },
- [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
- [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
- [TSIF_H_RESET] = { 0x2700, 7 },
- [CE1_H_RESET] = { 0x2720, 7 },
- [CE1_CORE_RESET] = { 0x2724, 7 },
- [CE1_SLEEP_RESET] = { 0x2728, 7 },
- [CE2_H_RESET] = { 0x2740, 7 },
- [CE2_CORE_RESET] = { 0x2744, 7 },
- [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
- [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
- [RPM_PROC_RESET] = { 0x27c0, 7 },
- [PMIC_SSBI2_RESET] = { 0x280c, 12 },
- [SDC1_RESET] = { 0x2830, 0 },
- [SDC2_RESET] = { 0x2850, 0 },
- [SDC3_RESET] = { 0x2870, 0 },
- [SDC4_RESET] = { 0x2890, 0 },
- [USB_HS1_RESET] = { 0x2910, 0 },
- [USB_HSIC_RESET] = { 0x2934, 0 },
- [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
- [USB_FS1_RESET] = { 0x2974, 0 },
- [GSBI1_RESET] = { 0x29dc, 0 },
- [GSBI2_RESET] = { 0x29fc, 0 },
- [GSBI3_RESET] = { 0x2a1c, 0 },
- [GSBI4_RESET] = { 0x2a3c, 0 },
- [GSBI5_RESET] = { 0x2a5c, 0 },
- [GSBI6_RESET] = { 0x2a7c, 0 },
- [GSBI7_RESET] = { 0x2a9c, 0 },
- [SPDM_RESET] = { 0x2b6c, 0 },
- [SEC_CTRL_RESET] = { 0x2b80, 7 },
- [TLMM_H_RESET] = { 0x2ba0, 7 },
- [SFAB_SATA_M_RESET] = { 0x2c18, 0 },
- [SATA_RESET] = { 0x2c1c, 0 },
- [TSSC_RESET] = { 0x2ca0, 7 },
- [PDM_RESET] = { 0x2cc0, 12 },
- [MPM_H_RESET] = { 0x2da0, 7 },
- [MPM_RESET] = { 0x2da4, 0 },
- [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
- [PRNG_RESET] = { 0x2e80, 12 },
- [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
- [SFAB_CE3_S_RESET] = { 0x36c8, 0 },
- [CE3_SLEEP_RESET] = { 0x36d0, 7 },
- [PCIE_1_M_RESET] = { 0x3a98, 1 },
- [PCIE_1_S_RESET] = { 0x3a98, 0 },
- [PCIE_1_EXT_RESET] = { 0x3a9c, 6 },
- [PCIE_1_PHY_RESET] = { 0x3a9c, 5 },
- [PCIE_1_PCI_RESET] = { 0x3a9c, 4 },
- [PCIE_1_POR_RESET] = { 0x3a9c, 3 },
- [PCIE_1_HCLK_RESET] = { 0x3a9c, 2 },
- [PCIE_1_ACLK_RESET] = { 0x3a9c, 0 },
- [PCIE_2_M_RESET] = { 0x3ad8, 1 },
- [PCIE_2_S_RESET] = { 0x3ad8, 0 },
- [PCIE_2_EXT_RESET] = { 0x3adc, 6 },
- [PCIE_2_PHY_RESET] = { 0x3adc, 5 },
- [PCIE_2_PCI_RESET] = { 0x3adc, 4 },
- [PCIE_2_POR_RESET] = { 0x3adc, 3 },
- [PCIE_2_HCLK_RESET] = { 0x3adc, 2 },
- [PCIE_2_ACLK_RESET] = { 0x3adc, 0 },
- [SFAB_USB30_S_RESET] = { 0x3b54, 1 },
- [SFAB_USB30_M_RESET] = { 0x3b54, 0 },
- [USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 },
- [USB30_0_MASTER_RESET] = { 0x3b50, 4 },
- [USB30_0_SLEEP_RESET] = { 0x3b50, 3 },
- [USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 },
- [USB30_0_POWERON_RESET] = { 0x3b50, 1 },
- [USB30_0_PHY_RESET] = { 0x3b50, 0 },
- [USB30_1_MASTER_RESET] = { 0x3b58, 4 },
- [USB30_1_SLEEP_RESET] = { 0x3b58, 3 },
- [USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 },
- [USB30_1_POWERON_RESET] = { 0x3b58, 1 },
- [USB30_1_PHY_RESET] = { 0x3b58, 0 },
- [NSSFB0_RESET] = { 0x3b60, 6 },
- [NSSFB1_RESET] = { 0x3b60, 7 },
- [UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3},
- [UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 },
- [UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 },
- [UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 },
- [UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 },
- [UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 },
- [UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 },
- [UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 },
- [GMAC_CORE1_RESET] = { 0x3cbc, 0 },
- [GMAC_CORE2_RESET] = { 0x3cdc, 0 },
- [GMAC_CORE3_RESET] = { 0x3cfc, 0 },
- [GMAC_CORE4_RESET] = { 0x3d1c, 0 },
- [GMAC_AHB_RESET] = { 0x3e24, 0 },
- [NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 },
- [NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 },
- [NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 },
- [NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 },
- [NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 },
- [NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 },
- [NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 },
- [NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 },
- [NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 },
- [NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 },
- [NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 },
- [NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 },
- [NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 },
- [NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 },
- [NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 },
- [NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 },
- [NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 },
- [NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 },
- [NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 },
- [NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 },
- [NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 },
- [NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 },
- [NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 },
- [NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 },
- [NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 },
- [NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 },
- [NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 },
- [NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 },
- [NSS_SRDS_N_RESET] = { 0x3b60, 28 },
- };
- static const struct regmap_config gcc_ipq806x_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x3e40,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_ipq806x_desc = {
- .config = &gcc_ipq806x_regmap_config,
- .clks = gcc_ipq806x_clks,
- .num_clks = ARRAY_SIZE(gcc_ipq806x_clks),
- .resets = gcc_ipq806x_resets,
- .num_resets = ARRAY_SIZE(gcc_ipq806x_resets),
- };
- static const struct of_device_id gcc_ipq806x_match_table[] = {
- { .compatible = "qcom,gcc-ipq8064" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table);
- static int gcc_ipq806x_probe(struct platform_device *pdev)
- {
- struct clk *clk;
- struct device *dev = &pdev->dev;
- struct regmap *regmap;
- int ret;
- /* Temporary until RPM clocks supported */
- clk = clk_register_fixed_rate(dev, "cxo", NULL, CLK_IS_ROOT, 25000000);
- if (IS_ERR(clk))
- return PTR_ERR(clk);
- clk = clk_register_fixed_rate(dev, "pxo", NULL, CLK_IS_ROOT, 25000000);
- if (IS_ERR(clk))
- return PTR_ERR(clk);
- ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc);
- if (ret)
- return ret;
- regmap = dev_get_regmap(dev, NULL);
- if (!regmap)
- return -ENODEV;
- /* Setup PLL18 static bits */
- regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400);
- regmap_write(regmap, 0x31b0, 0x3080);
- /* Set GMAC footswitch sleep/wakeup values */
- regmap_write(regmap, 0x3cb8, 8);
- regmap_write(regmap, 0x3cd8, 8);
- regmap_write(regmap, 0x3cf8, 8);
- regmap_write(regmap, 0x3d18, 8);
- return 0;
- }
- static struct platform_driver gcc_ipq806x_driver = {
- .probe = gcc_ipq806x_probe,
- .driver = {
- .name = "gcc-ipq806x",
- .of_match_table = gcc_ipq806x_match_table,
- },
- };
- static int __init gcc_ipq806x_init(void)
- {
- return platform_driver_register(&gcc_ipq806x_driver);
- }
- core_initcall(gcc_ipq806x_init);
- static void __exit gcc_ipq806x_exit(void)
- {
- platform_driver_unregister(&gcc_ipq806x_driver);
- }
- module_exit(gcc_ipq806x_exit);
- MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver");
- MODULE_LICENSE("GPL v2");
- MODULE_ALIAS("platform:gcc-ipq806x");
|