pxa2xx-cpufreq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * Copyright (C) 2002,2003 Intrinsyc Software
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. *
  18. * History:
  19. * 31-Jul-2002 : Initial version [FB]
  20. * 29-Jan-2003 : added PXA255 support [FB]
  21. * 20-Apr-2003 : ported to v2.5 (Dustin McIntire, Sensoria Corp.)
  22. *
  23. * Note:
  24. * This driver may change the memory bus clock rate, but will not do any
  25. * platform specific access timing changes... for example if you have flash
  26. * memory connected to CS0, you will need to register a platform specific
  27. * notifier which will adjust the memory access strobes to maintain a
  28. * minimum strobe width.
  29. *
  30. */
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/sched.h>
  34. #include <linux/init.h>
  35. #include <linux/cpufreq.h>
  36. #include <linux/err.h>
  37. #include <linux/regulator/consumer.h>
  38. #include <linux/io.h>
  39. #include <mach/pxa2xx-regs.h>
  40. #include <mach/smemc.h>
  41. #ifdef DEBUG
  42. static unsigned int freq_debug;
  43. module_param(freq_debug, uint, 0);
  44. MODULE_PARM_DESC(freq_debug, "Set the debug messages to on=1/off=0");
  45. #else
  46. #define freq_debug 0
  47. #endif
  48. static struct regulator *vcc_core;
  49. static unsigned int pxa27x_maxfreq;
  50. module_param(pxa27x_maxfreq, uint, 0);
  51. MODULE_PARM_DESC(pxa27x_maxfreq, "Set the pxa27x maxfreq in MHz"
  52. "(typically 624=>pxa270, 416=>pxa271, 520=>pxa272)");
  53. struct pxa_freqs {
  54. unsigned int khz;
  55. unsigned int membus;
  56. unsigned int cccr;
  57. unsigned int div2;
  58. unsigned int cclkcfg;
  59. int vmin;
  60. int vmax;
  61. };
  62. /* Define the refresh period in mSec for the SDRAM and the number of rows */
  63. #define SDRAM_TREF 64 /* standard 64ms SDRAM */
  64. static unsigned int sdram_rows;
  65. #define CCLKCFG_TURBO 0x1
  66. #define CCLKCFG_FCS 0x2
  67. #define CCLKCFG_HALFTURBO 0x4
  68. #define CCLKCFG_FASTBUS 0x8
  69. #define MDREFR_DB2_MASK (MDREFR_K2DB2 | MDREFR_K1DB2)
  70. #define MDREFR_DRI_MASK 0xFFF
  71. #define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3)
  72. #define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3)
  73. /*
  74. * PXA255 definitions
  75. */
  76. /* Use the run mode frequencies for the CPUFREQ_POLICY_PERFORMANCE policy */
  77. #define CCLKCFG CCLKCFG_TURBO | CCLKCFG_FCS
  78. static const struct pxa_freqs pxa255_run_freqs[] =
  79. {
  80. /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
  81. { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
  82. {132700, 132700, 0x123, 1, CCLKCFG, -1, -1}, /* 133, 133, 66, 66 */
  83. {199100, 99500, 0x141, 0, CCLKCFG, -1, -1}, /* 199, 199, 99, 99 */
  84. {265400, 132700, 0x143, 1, CCLKCFG, -1, -1}, /* 265, 265, 133, 66 */
  85. {331800, 165900, 0x145, 1, CCLKCFG, -1, -1}, /* 331, 331, 166, 83 */
  86. {398100, 99500, 0x161, 0, CCLKCFG, -1, -1}, /* 398, 398, 196, 99 */
  87. };
  88. /* Use the turbo mode frequencies for the CPUFREQ_POLICY_POWERSAVE policy */
  89. static const struct pxa_freqs pxa255_turbo_freqs[] =
  90. {
  91. /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
  92. { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
  93. {199100, 99500, 0x221, 0, CCLKCFG, -1, -1}, /* 99, 199, 50, 99 */
  94. {298500, 99500, 0x321, 0, CCLKCFG, -1, -1}, /* 99, 287, 50, 99 */
  95. {298600, 99500, 0x1c1, 0, CCLKCFG, -1, -1}, /* 199, 287, 99, 99 */
  96. {398100, 99500, 0x241, 0, CCLKCFG, -1, -1}, /* 199, 398, 99, 99 */
  97. };
  98. #define NUM_PXA25x_RUN_FREQS ARRAY_SIZE(pxa255_run_freqs)
  99. #define NUM_PXA25x_TURBO_FREQS ARRAY_SIZE(pxa255_turbo_freqs)
  100. static struct cpufreq_frequency_table
  101. pxa255_run_freq_table[NUM_PXA25x_RUN_FREQS+1];
  102. static struct cpufreq_frequency_table
  103. pxa255_turbo_freq_table[NUM_PXA25x_TURBO_FREQS+1];
  104. static unsigned int pxa255_turbo_table;
  105. module_param(pxa255_turbo_table, uint, 0);
  106. MODULE_PARM_DESC(pxa255_turbo_table, "Selects the frequency table (0 = run table, !0 = turbo table)");
  107. /*
  108. * PXA270 definitions
  109. *
  110. * For the PXA27x:
  111. * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG.
  112. *
  113. * A = 0 => memory controller clock from table 3-7,
  114. * A = 1 => memory controller clock = system bus clock
  115. * Run mode frequency = 13 MHz * L
  116. * Turbo mode frequency = 13 MHz * L * N
  117. * System bus frequency = 13 MHz * L / (B + 1)
  118. *
  119. * In CCCR:
  120. * A = 1
  121. * L = 16 oscillator to run mode ratio
  122. * 2N = 6 2 * (turbo mode to run mode ratio)
  123. *
  124. * In CCLKCFG:
  125. * B = 1 Fast bus mode
  126. * HT = 0 Half-Turbo mode
  127. * T = 1 Turbo mode
  128. *
  129. * For now, just support some of the combinations in table 3-7 of
  130. * PXA27x Processor Family Developer's Manual to simplify frequency
  131. * change sequences.
  132. */
  133. #define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L)
  134. #define CCLKCFG2(B, HT, T) \
  135. (CCLKCFG_FCS | \
  136. ((B) ? CCLKCFG_FASTBUS : 0) | \
  137. ((HT) ? CCLKCFG_HALFTURBO : 0) | \
  138. ((T) ? CCLKCFG_TURBO : 0))
  139. static struct pxa_freqs pxa27x_freqs[] = {
  140. {104000, 104000, PXA27x_CCCR(1, 8, 2), 0, CCLKCFG2(1, 0, 1), 900000, 1705000 },
  141. {156000, 104000, PXA27x_CCCR(1, 8, 3), 0, CCLKCFG2(1, 0, 1), 1000000, 1705000 },
  142. {208000, 208000, PXA27x_CCCR(0, 16, 2), 1, CCLKCFG2(0, 0, 1), 1180000, 1705000 },
  143. {312000, 208000, PXA27x_CCCR(1, 16, 3), 1, CCLKCFG2(1, 0, 1), 1250000, 1705000 },
  144. {416000, 208000, PXA27x_CCCR(1, 16, 4), 1, CCLKCFG2(1, 0, 1), 1350000, 1705000 },
  145. {520000, 208000, PXA27x_CCCR(1, 16, 5), 1, CCLKCFG2(1, 0, 1), 1450000, 1705000 },
  146. {624000, 208000, PXA27x_CCCR(1, 16, 6), 1, CCLKCFG2(1, 0, 1), 1550000, 1705000 }
  147. };
  148. #define NUM_PXA27x_FREQS ARRAY_SIZE(pxa27x_freqs)
  149. static struct cpufreq_frequency_table
  150. pxa27x_freq_table[NUM_PXA27x_FREQS+1];
  151. extern unsigned get_clk_frequency_khz(int info);
  152. #ifdef CONFIG_REGULATOR
  153. static int pxa_cpufreq_change_voltage(const struct pxa_freqs *pxa_freq)
  154. {
  155. int ret = 0;
  156. int vmin, vmax;
  157. if (!cpu_is_pxa27x())
  158. return 0;
  159. vmin = pxa_freq->vmin;
  160. vmax = pxa_freq->vmax;
  161. if ((vmin == -1) || (vmax == -1))
  162. return 0;
  163. ret = regulator_set_voltage(vcc_core, vmin, vmax);
  164. if (ret)
  165. pr_err("cpufreq: Failed to set vcc_core in [%dmV..%dmV]\n",
  166. vmin, vmax);
  167. return ret;
  168. }
  169. static void pxa_cpufreq_init_voltages(void)
  170. {
  171. vcc_core = regulator_get(NULL, "vcc_core");
  172. if (IS_ERR(vcc_core)) {
  173. pr_info("cpufreq: Didn't find vcc_core regulator\n");
  174. vcc_core = NULL;
  175. } else {
  176. pr_info("cpufreq: Found vcc_core regulator\n");
  177. }
  178. }
  179. #else
  180. static int pxa_cpufreq_change_voltage(const struct pxa_freqs *pxa_freq)
  181. {
  182. return 0;
  183. }
  184. static void pxa_cpufreq_init_voltages(void) { }
  185. #endif
  186. static void find_freq_tables(struct cpufreq_frequency_table **freq_table,
  187. const struct pxa_freqs **pxa_freqs)
  188. {
  189. if (cpu_is_pxa25x()) {
  190. if (!pxa255_turbo_table) {
  191. *pxa_freqs = pxa255_run_freqs;
  192. *freq_table = pxa255_run_freq_table;
  193. } else {
  194. *pxa_freqs = pxa255_turbo_freqs;
  195. *freq_table = pxa255_turbo_freq_table;
  196. }
  197. } else if (cpu_is_pxa27x()) {
  198. *pxa_freqs = pxa27x_freqs;
  199. *freq_table = pxa27x_freq_table;
  200. } else {
  201. BUG();
  202. }
  203. }
  204. static void pxa27x_guess_max_freq(void)
  205. {
  206. if (!pxa27x_maxfreq) {
  207. pxa27x_maxfreq = 416000;
  208. printk(KERN_INFO "PXA CPU 27x max frequency not defined "
  209. "(pxa27x_maxfreq), assuming pxa271 with %dkHz maxfreq\n",
  210. pxa27x_maxfreq);
  211. } else {
  212. pxa27x_maxfreq *= 1000;
  213. }
  214. }
  215. static void init_sdram_rows(void)
  216. {
  217. uint32_t mdcnfg = __raw_readl(MDCNFG);
  218. unsigned int drac2 = 0, drac0 = 0;
  219. if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
  220. drac2 = MDCNFG_DRAC2(mdcnfg);
  221. if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
  222. drac0 = MDCNFG_DRAC0(mdcnfg);
  223. sdram_rows = 1 << (11 + max(drac0, drac2));
  224. }
  225. static u32 mdrefr_dri(unsigned int freq)
  226. {
  227. u32 interval = freq * SDRAM_TREF / sdram_rows;
  228. return (interval - (cpu_is_pxa27x() ? 31 : 0)) / 32;
  229. }
  230. static unsigned int pxa_cpufreq_get(unsigned int cpu)
  231. {
  232. return get_clk_frequency_khz(0);
  233. }
  234. static int pxa_set_target(struct cpufreq_policy *policy, unsigned int idx)
  235. {
  236. struct cpufreq_frequency_table *pxa_freqs_table;
  237. const struct pxa_freqs *pxa_freq_settings;
  238. unsigned long flags;
  239. unsigned int new_freq_cpu, new_freq_mem;
  240. unsigned int unused, preset_mdrefr, postset_mdrefr, cclkcfg;
  241. int ret = 0;
  242. /* Get the current policy */
  243. find_freq_tables(&pxa_freqs_table, &pxa_freq_settings);
  244. new_freq_cpu = pxa_freq_settings[idx].khz;
  245. new_freq_mem = pxa_freq_settings[idx].membus;
  246. if (freq_debug)
  247. pr_debug("Changing CPU frequency to %d Mhz, (SDRAM %d Mhz)\n",
  248. new_freq_cpu / 1000, (pxa_freq_settings[idx].div2) ?
  249. (new_freq_mem / 2000) : (new_freq_mem / 1000));
  250. if (vcc_core && new_freq_cpu > policy->cur) {
  251. ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
  252. if (ret)
  253. return ret;
  254. }
  255. /* Calculate the next MDREFR. If we're slowing down the SDRAM clock
  256. * we need to preset the smaller DRI before the change. If we're
  257. * speeding up we need to set the larger DRI value after the change.
  258. */
  259. preset_mdrefr = postset_mdrefr = __raw_readl(MDREFR);
  260. if ((preset_mdrefr & MDREFR_DRI_MASK) > mdrefr_dri(new_freq_mem)) {
  261. preset_mdrefr = (preset_mdrefr & ~MDREFR_DRI_MASK);
  262. preset_mdrefr |= mdrefr_dri(new_freq_mem);
  263. }
  264. postset_mdrefr =
  265. (postset_mdrefr & ~MDREFR_DRI_MASK) | mdrefr_dri(new_freq_mem);
  266. /* If we're dividing the memory clock by two for the SDRAM clock, this
  267. * must be set prior to the change. Clearing the divide must be done
  268. * after the change.
  269. */
  270. if (pxa_freq_settings[idx].div2) {
  271. preset_mdrefr |= MDREFR_DB2_MASK;
  272. postset_mdrefr |= MDREFR_DB2_MASK;
  273. } else {
  274. postset_mdrefr &= ~MDREFR_DB2_MASK;
  275. }
  276. local_irq_save(flags);
  277. /* Set new the CCCR and prepare CCLKCFG */
  278. CCCR = pxa_freq_settings[idx].cccr;
  279. cclkcfg = pxa_freq_settings[idx].cclkcfg;
  280. asm volatile(" \n\
  281. ldr r4, [%1] /* load MDREFR */ \n\
  282. b 2f \n\
  283. .align 5 \n\
  284. 1: \n\
  285. str %3, [%1] /* preset the MDREFR */ \n\
  286. mcr p14, 0, %2, c6, c0, 0 /* set CCLKCFG[FCS] */ \n\
  287. str %4, [%1] /* postset the MDREFR */ \n\
  288. \n\
  289. b 3f \n\
  290. 2: b 1b \n\
  291. 3: nop \n\
  292. "
  293. : "=&r" (unused)
  294. : "r" (MDREFR), "r" (cclkcfg),
  295. "r" (preset_mdrefr), "r" (postset_mdrefr)
  296. : "r4", "r5");
  297. local_irq_restore(flags);
  298. /*
  299. * Even if voltage setting fails, we don't report it, as the frequency
  300. * change succeeded. The voltage reduction is not a critical failure,
  301. * only power savings will suffer from this.
  302. *
  303. * Note: if the voltage change fails, and a return value is returned, a
  304. * bug is triggered (seems a deadlock). Should anybody find out where,
  305. * the "return 0" should become a "return ret".
  306. */
  307. if (vcc_core && new_freq_cpu < policy->cur)
  308. ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
  309. return 0;
  310. }
  311. static int pxa_cpufreq_init(struct cpufreq_policy *policy)
  312. {
  313. int i;
  314. unsigned int freq;
  315. struct cpufreq_frequency_table *pxa255_freq_table;
  316. const struct pxa_freqs *pxa255_freqs;
  317. /* try to guess pxa27x cpu */
  318. if (cpu_is_pxa27x())
  319. pxa27x_guess_max_freq();
  320. pxa_cpufreq_init_voltages();
  321. init_sdram_rows();
  322. /* set default policy and cpuinfo */
  323. policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
  324. /* Generate pxa25x the run cpufreq_frequency_table struct */
  325. for (i = 0; i < NUM_PXA25x_RUN_FREQS; i++) {
  326. pxa255_run_freq_table[i].frequency = pxa255_run_freqs[i].khz;
  327. pxa255_run_freq_table[i].driver_data = i;
  328. }
  329. pxa255_run_freq_table[i].frequency = CPUFREQ_TABLE_END;
  330. /* Generate pxa25x the turbo cpufreq_frequency_table struct */
  331. for (i = 0; i < NUM_PXA25x_TURBO_FREQS; i++) {
  332. pxa255_turbo_freq_table[i].frequency =
  333. pxa255_turbo_freqs[i].khz;
  334. pxa255_turbo_freq_table[i].driver_data = i;
  335. }
  336. pxa255_turbo_freq_table[i].frequency = CPUFREQ_TABLE_END;
  337. pxa255_turbo_table = !!pxa255_turbo_table;
  338. /* Generate the pxa27x cpufreq_frequency_table struct */
  339. for (i = 0; i < NUM_PXA27x_FREQS; i++) {
  340. freq = pxa27x_freqs[i].khz;
  341. if (freq > pxa27x_maxfreq)
  342. break;
  343. pxa27x_freq_table[i].frequency = freq;
  344. pxa27x_freq_table[i].driver_data = i;
  345. }
  346. pxa27x_freq_table[i].driver_data = i;
  347. pxa27x_freq_table[i].frequency = CPUFREQ_TABLE_END;
  348. /*
  349. * Set the policy's minimum and maximum frequencies from the tables
  350. * just constructed. This sets cpuinfo.mxx_freq, min and max.
  351. */
  352. if (cpu_is_pxa25x()) {
  353. find_freq_tables(&pxa255_freq_table, &pxa255_freqs);
  354. pr_info("PXA255 cpufreq using %s frequency table\n",
  355. pxa255_turbo_table ? "turbo" : "run");
  356. cpufreq_table_validate_and_show(policy, pxa255_freq_table);
  357. }
  358. else if (cpu_is_pxa27x()) {
  359. cpufreq_table_validate_and_show(policy, pxa27x_freq_table);
  360. }
  361. printk(KERN_INFO "PXA CPU frequency change support initialized\n");
  362. return 0;
  363. }
  364. static struct cpufreq_driver pxa_cpufreq_driver = {
  365. .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK,
  366. .verify = cpufreq_generic_frequency_table_verify,
  367. .target_index = pxa_set_target,
  368. .init = pxa_cpufreq_init,
  369. .get = pxa_cpufreq_get,
  370. .name = "PXA2xx",
  371. };
  372. static int __init pxa_cpu_init(void)
  373. {
  374. int ret = -ENODEV;
  375. if (cpu_is_pxa25x() || cpu_is_pxa27x())
  376. ret = cpufreq_register_driver(&pxa_cpufreq_driver);
  377. return ret;
  378. }
  379. static void __exit pxa_cpu_exit(void)
  380. {
  381. cpufreq_unregister_driver(&pxa_cpufreq_driver);
  382. }
  383. MODULE_AUTHOR("Intrinsyc Software Inc.");
  384. MODULE_DESCRIPTION("CPU frequency changing driver for the PXA architecture");
  385. MODULE_LICENSE("GPL");
  386. module_init(pxa_cpu_init);
  387. module_exit(pxa_cpu_exit);