cikd.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  27. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  28. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  29. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  30. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  31. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  32. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  33. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  34. #define CP_ME_TABLE_SIZE 96
  35. /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */
  36. #define CRTC0_REGISTER_OFFSET (0x1b7c - 0x1b7c)
  37. #define CRTC1_REGISTER_OFFSET (0x1e7c - 0x1b7c)
  38. #define CRTC2_REGISTER_OFFSET (0x417c - 0x1b7c)
  39. #define CRTC3_REGISTER_OFFSET (0x447c - 0x1b7c)
  40. #define CRTC4_REGISTER_OFFSET (0x477c - 0x1b7c)
  41. #define CRTC5_REGISTER_OFFSET (0x4a7c - 0x1b7c)
  42. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  43. #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003
  44. #define CIK_RB_BITMAP_WIDTH_PER_SH 2
  45. #define HAWAII_RB_BITMAP_WIDTH_PER_SH 4
  46. #define AMDGPU_NUM_OF_VMIDS 8
  47. #define PIPEID(x) ((x) << 0)
  48. #define MEID(x) ((x) << 2)
  49. #define VMID(x) ((x) << 4)
  50. #define QUEUEID(x) ((x) << 8)
  51. #define mmCC_DRM_ID_STRAPS 0x1559
  52. #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK 0xf0000000
  53. #define mmCHUB_CONTROL 0x619
  54. #define BYPASS_VM (1 << 0)
  55. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  56. #define mmGRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02
  57. #define LUT_10BIT_BYPASS_EN (1 << 8)
  58. # define CURSOR_MONO 0
  59. # define CURSOR_24_1 1
  60. # define CURSOR_24_8_PRE_MULT 2
  61. # define CURSOR_24_8_UNPRE_MULT 3
  62. # define CURSOR_URGENT_ALWAYS 0
  63. # define CURSOR_URGENT_1_8 1
  64. # define CURSOR_URGENT_1_4 2
  65. # define CURSOR_URGENT_3_8 3
  66. # define CURSOR_URGENT_1_2 4
  67. # define GRPH_DEPTH_8BPP 0
  68. # define GRPH_DEPTH_16BPP 1
  69. # define GRPH_DEPTH_32BPP 2
  70. /* 8 BPP */
  71. # define GRPH_FORMAT_INDEXED 0
  72. /* 16 BPP */
  73. # define GRPH_FORMAT_ARGB1555 0
  74. # define GRPH_FORMAT_ARGB565 1
  75. # define GRPH_FORMAT_ARGB4444 2
  76. # define GRPH_FORMAT_AI88 3
  77. # define GRPH_FORMAT_MONO16 4
  78. # define GRPH_FORMAT_BGRA5551 5
  79. /* 32 BPP */
  80. # define GRPH_FORMAT_ARGB8888 0
  81. # define GRPH_FORMAT_ARGB2101010 1
  82. # define GRPH_FORMAT_32BPP_DIG 2
  83. # define GRPH_FORMAT_8B_ARGB2101010 3
  84. # define GRPH_FORMAT_BGRA1010102 4
  85. # define GRPH_FORMAT_8B_BGRA1010102 5
  86. # define GRPH_FORMAT_RGB111110 6
  87. # define GRPH_FORMAT_BGR101111 7
  88. # define ADDR_SURF_MACRO_TILE_ASPECT_1 0
  89. # define ADDR_SURF_MACRO_TILE_ASPECT_2 1
  90. # define ADDR_SURF_MACRO_TILE_ASPECT_4 2
  91. # define ADDR_SURF_MACRO_TILE_ASPECT_8 3
  92. # define GRPH_ARRAY_LINEAR_GENERAL 0
  93. # define GRPH_ARRAY_LINEAR_ALIGNED 1
  94. # define GRPH_ARRAY_1D_TILED_THIN1 2
  95. # define GRPH_ARRAY_2D_TILED_THIN1 4
  96. # define DISPLAY_MICRO_TILING 0
  97. # define THIN_MICRO_TILING 1
  98. # define DEPTH_MICRO_TILING 2
  99. # define ROTATED_MICRO_TILING 4
  100. # define GRPH_ENDIAN_NONE 0
  101. # define GRPH_ENDIAN_8IN16 1
  102. # define GRPH_ENDIAN_8IN32 2
  103. # define GRPH_ENDIAN_8IN64 3
  104. # define GRPH_RED_SEL_R 0
  105. # define GRPH_RED_SEL_G 1
  106. # define GRPH_RED_SEL_B 2
  107. # define GRPH_RED_SEL_A 3
  108. # define GRPH_GREEN_SEL_G 0
  109. # define GRPH_GREEN_SEL_B 1
  110. # define GRPH_GREEN_SEL_A 2
  111. # define GRPH_GREEN_SEL_R 3
  112. # define GRPH_BLUE_SEL_B 0
  113. # define GRPH_BLUE_SEL_A 1
  114. # define GRPH_BLUE_SEL_R 2
  115. # define GRPH_BLUE_SEL_G 3
  116. # define GRPH_ALPHA_SEL_A 0
  117. # define GRPH_ALPHA_SEL_R 1
  118. # define GRPH_ALPHA_SEL_G 2
  119. # define GRPH_ALPHA_SEL_B 3
  120. # define INPUT_GAMMA_USE_LUT 0
  121. # define INPUT_GAMMA_BYPASS 1
  122. # define INPUT_GAMMA_SRGB_24 2
  123. # define INPUT_GAMMA_XVYCC_222 3
  124. # define INPUT_CSC_BYPASS 0
  125. # define INPUT_CSC_PROG_COEFF 1
  126. # define INPUT_CSC_PROG_SHARED_MATRIXA 2
  127. # define OUTPUT_CSC_BYPASS 0
  128. # define OUTPUT_CSC_TV_RGB 1
  129. # define OUTPUT_CSC_YCBCR_601 2
  130. # define OUTPUT_CSC_YCBCR_709 3
  131. # define OUTPUT_CSC_PROG_COEFF 4
  132. # define OUTPUT_CSC_PROG_SHARED_MATRIXB 5
  133. # define DEGAMMA_BYPASS 0
  134. # define DEGAMMA_SRGB_24 1
  135. # define DEGAMMA_XVYCC_222 2
  136. # define GAMUT_REMAP_BYPASS 0
  137. # define GAMUT_REMAP_PROG_COEFF 1
  138. # define GAMUT_REMAP_PROG_SHARED_MATRIXA 2
  139. # define GAMUT_REMAP_PROG_SHARED_MATRIXB 3
  140. # define REGAMMA_BYPASS 0
  141. # define REGAMMA_SRGB_24 1
  142. # define REGAMMA_XVYCC_222 2
  143. # define REGAMMA_PROG_A 3
  144. # define REGAMMA_PROG_B 4
  145. # define FMT_CLAMP_6BPC 0
  146. # define FMT_CLAMP_8BPC 1
  147. # define FMT_CLAMP_10BPC 2
  148. # define HDMI_24BIT_DEEP_COLOR 0
  149. # define HDMI_30BIT_DEEP_COLOR 1
  150. # define HDMI_36BIT_DEEP_COLOR 2
  151. # define HDMI_ACR_HW 0
  152. # define HDMI_ACR_32 1
  153. # define HDMI_ACR_44 2
  154. # define HDMI_ACR_48 3
  155. # define HDMI_ACR_X1 1
  156. # define HDMI_ACR_X2 2
  157. # define HDMI_ACR_X4 4
  158. # define AFMT_AVI_INFO_Y_RGB 0
  159. # define AFMT_AVI_INFO_Y_YCBCR422 1
  160. # define AFMT_AVI_INFO_Y_YCBCR444 2
  161. #define NO_AUTO 0
  162. #define ES_AUTO 1
  163. #define GS_AUTO 2
  164. #define ES_AND_GS_AUTO 3
  165. # define ARRAY_MODE(x) ((x) << 2)
  166. # define PIPE_CONFIG(x) ((x) << 6)
  167. # define TILE_SPLIT(x) ((x) << 11)
  168. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  169. # define SAMPLE_SPLIT(x) ((x) << 25)
  170. # define BANK_WIDTH(x) ((x) << 0)
  171. # define BANK_HEIGHT(x) ((x) << 2)
  172. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  173. # define NUM_BANKS(x) ((x) << 6)
  174. #define MSG_ENTER_RLC_SAFE_MODE 1
  175. #define MSG_EXIT_RLC_SAFE_MODE 0
  176. /*
  177. * PM4
  178. */
  179. #define PACKET_TYPE0 0
  180. #define PACKET_TYPE1 1
  181. #define PACKET_TYPE2 2
  182. #define PACKET_TYPE3 3
  183. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  184. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  185. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  186. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  187. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  188. ((reg) & 0xFFFF) | \
  189. ((n) & 0x3FFF) << 16)
  190. #define CP_PACKET2 0x80000000
  191. #define PACKET2_PAD_SHIFT 0
  192. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  193. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  194. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  195. (((op) & 0xFF) << 8) | \
  196. ((n) & 0x3FFF) << 16)
  197. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  198. /* Packet 3 types */
  199. #define PACKET3_NOP 0x10
  200. #define PACKET3_SET_BASE 0x11
  201. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  202. #define CE_PARTITION_BASE 3
  203. #define PACKET3_CLEAR_STATE 0x12
  204. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  205. #define PACKET3_DISPATCH_DIRECT 0x15
  206. #define PACKET3_DISPATCH_INDIRECT 0x16
  207. #define PACKET3_ATOMIC_GDS 0x1D
  208. #define PACKET3_ATOMIC_MEM 0x1E
  209. #define PACKET3_OCCLUSION_QUERY 0x1F
  210. #define PACKET3_SET_PREDICATION 0x20
  211. #define PACKET3_REG_RMW 0x21
  212. #define PACKET3_COND_EXEC 0x22
  213. #define PACKET3_PRED_EXEC 0x23
  214. #define PACKET3_DRAW_INDIRECT 0x24
  215. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  216. #define PACKET3_INDEX_BASE 0x26
  217. #define PACKET3_DRAW_INDEX_2 0x27
  218. #define PACKET3_CONTEXT_CONTROL 0x28
  219. #define PACKET3_INDEX_TYPE 0x2A
  220. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  221. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  222. #define PACKET3_NUM_INSTANCES 0x2F
  223. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  224. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  225. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  226. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  227. #define PACKET3_DRAW_PREAMBLE 0x36
  228. #define PACKET3_WRITE_DATA 0x37
  229. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  230. /* 0 - register
  231. * 1 - memory (sync - via GRBM)
  232. * 2 - gl2
  233. * 3 - gds
  234. * 4 - reserved
  235. * 5 - memory (async - direct)
  236. */
  237. #define WR_ONE_ADDR (1 << 16)
  238. #define WR_CONFIRM (1 << 20)
  239. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  240. /* 0 - LRU
  241. * 1 - Stream
  242. */
  243. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  244. /* 0 - me
  245. * 1 - pfp
  246. * 2 - ce
  247. */
  248. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  249. #define PACKET3_MEM_SEMAPHORE 0x39
  250. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  251. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  252. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  253. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  254. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  255. #define PACKET3_COPY_DW 0x3B
  256. #define PACKET3_WAIT_REG_MEM 0x3C
  257. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  258. /* 0 - always
  259. * 1 - <
  260. * 2 - <=
  261. * 3 - ==
  262. * 4 - !=
  263. * 5 - >=
  264. * 6 - >
  265. */
  266. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  267. /* 0 - reg
  268. * 1 - mem
  269. */
  270. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  271. /* 0 - wait_reg_mem
  272. * 1 - wr_wait_wr_reg
  273. */
  274. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  275. /* 0 - me
  276. * 1 - pfp
  277. */
  278. #define PACKET3_INDIRECT_BUFFER 0x3F
  279. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  280. #define INDIRECT_BUFFER_VALID (1 << 23)
  281. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  282. /* 0 - LRU
  283. * 1 - Stream
  284. * 2 - Bypass
  285. */
  286. #define PACKET3_COPY_DATA 0x40
  287. #define PACKET3_PFP_SYNC_ME 0x42
  288. #define PACKET3_SURFACE_SYNC 0x43
  289. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  290. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  291. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  292. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  293. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  294. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  295. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  296. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  297. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  298. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  299. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  300. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  301. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  302. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  303. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  304. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  305. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  306. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  307. # define PACKET3_CB_ACTION_ENA (1 << 25)
  308. # define PACKET3_DB_ACTION_ENA (1 << 26)
  309. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  310. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  311. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  312. #define PACKET3_COND_WRITE 0x45
  313. #define PACKET3_EVENT_WRITE 0x46
  314. #define EVENT_TYPE(x) ((x) << 0)
  315. #define EVENT_INDEX(x) ((x) << 8)
  316. /* 0 - any non-TS event
  317. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  318. * 2 - SAMPLE_PIPELINESTAT
  319. * 3 - SAMPLE_STREAMOUTSTAT*
  320. * 4 - *S_PARTIAL_FLUSH
  321. * 5 - EOP events
  322. * 6 - EOS events
  323. */
  324. #define PACKET3_EVENT_WRITE_EOP 0x47
  325. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  326. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  327. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  328. #define EOP_TCL1_ACTION_EN (1 << 16)
  329. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  330. #define EOP_TCL2_VOLATILE (1 << 24)
  331. #define EOP_CACHE_POLICY(x) ((x) << 25)
  332. /* 0 - LRU
  333. * 1 - Stream
  334. * 2 - Bypass
  335. */
  336. #define DATA_SEL(x) ((x) << 29)
  337. /* 0 - discard
  338. * 1 - send low 32bit data
  339. * 2 - send 64bit data
  340. * 3 - send 64bit GPU counter value
  341. * 4 - send 64bit sys counter value
  342. */
  343. #define INT_SEL(x) ((x) << 24)
  344. /* 0 - none
  345. * 1 - interrupt only (DATA_SEL = 0)
  346. * 2 - interrupt when data write is confirmed
  347. */
  348. #define DST_SEL(x) ((x) << 16)
  349. /* 0 - MC
  350. * 1 - TC/L2
  351. */
  352. #define PACKET3_EVENT_WRITE_EOS 0x48
  353. #define PACKET3_RELEASE_MEM 0x49
  354. #define PACKET3_PREAMBLE_CNTL 0x4A
  355. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  356. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  357. #define PACKET3_DMA_DATA 0x50
  358. /* 1. header
  359. * 2. CONTROL
  360. * 3. SRC_ADDR_LO or DATA [31:0]
  361. * 4. SRC_ADDR_HI [31:0]
  362. * 5. DST_ADDR_LO [31:0]
  363. * 6. DST_ADDR_HI [7:0]
  364. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  365. */
  366. /* CONTROL */
  367. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  368. /* 0 - ME
  369. * 1 - PFP
  370. */
  371. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  372. /* 0 - LRU
  373. * 1 - Stream
  374. * 2 - Bypass
  375. */
  376. # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
  377. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  378. /* 0 - DST_ADDR using DAS
  379. * 1 - GDS
  380. * 3 - DST_ADDR using L2
  381. */
  382. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  383. /* 0 - LRU
  384. * 1 - Stream
  385. * 2 - Bypass
  386. */
  387. # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
  388. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  389. /* 0 - SRC_ADDR using SAS
  390. * 1 - GDS
  391. * 2 - DATA
  392. * 3 - SRC_ADDR using L2
  393. */
  394. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  395. /* COMMAND */
  396. # define PACKET3_DMA_DATA_DIS_WC (1 << 21)
  397. # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
  398. /* 0 - none
  399. * 1 - 8 in 16
  400. * 2 - 8 in 32
  401. * 3 - 8 in 64
  402. */
  403. # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
  404. /* 0 - none
  405. * 1 - 8 in 16
  406. * 2 - 8 in 32
  407. * 3 - 8 in 64
  408. */
  409. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  410. /* 0 - memory
  411. * 1 - register
  412. */
  413. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  414. /* 0 - memory
  415. * 1 - register
  416. */
  417. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  418. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  419. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  420. #define PACKET3_AQUIRE_MEM 0x58
  421. #define PACKET3_REWIND 0x59
  422. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  423. #define PACKET3_LOAD_SH_REG 0x5F
  424. #define PACKET3_LOAD_CONFIG_REG 0x60
  425. #define PACKET3_LOAD_CONTEXT_REG 0x61
  426. #define PACKET3_SET_CONFIG_REG 0x68
  427. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  428. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  429. #define PACKET3_SET_CONTEXT_REG 0x69
  430. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  431. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  432. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  433. #define PACKET3_SET_SH_REG 0x76
  434. #define PACKET3_SET_SH_REG_START 0x00002c00
  435. #define PACKET3_SET_SH_REG_END 0x00003000
  436. #define PACKET3_SET_SH_REG_OFFSET 0x77
  437. #define PACKET3_SET_QUEUE_REG 0x78
  438. #define PACKET3_SET_UCONFIG_REG 0x79
  439. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  440. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  441. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  442. #define PACKET3_SCRATCH_RAM_READ 0x7E
  443. #define PACKET3_LOAD_CONST_RAM 0x80
  444. #define PACKET3_WRITE_CONST_RAM 0x81
  445. #define PACKET3_DUMP_CONST_RAM 0x83
  446. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  447. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  448. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  449. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  450. #define PACKET3_SWITCH_BUFFER 0x8B
  451. /* SDMA - first instance at 0xd000, second at 0xd800 */
  452. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  453. #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */
  454. #define SDMA_MAX_INSTANCE 2
  455. #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
  456. (((sub_op) & 0xFF) << 8) | \
  457. (((op) & 0xFF) << 0))
  458. /* sDMA opcodes */
  459. #define SDMA_OPCODE_NOP 0
  460. # define SDMA_NOP_COUNT(x) (((x) & 0x3FFF) << 16)
  461. #define SDMA_OPCODE_COPY 1
  462. # define SDMA_COPY_SUB_OPCODE_LINEAR 0
  463. # define SDMA_COPY_SUB_OPCODE_TILED 1
  464. # define SDMA_COPY_SUB_OPCODE_SOA 3
  465. # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
  466. # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
  467. # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
  468. #define SDMA_OPCODE_WRITE 2
  469. # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
  470. # define SDMA_WRTIE_SUB_OPCODE_TILED 1
  471. #define SDMA_OPCODE_INDIRECT_BUFFER 4
  472. #define SDMA_OPCODE_FENCE 5
  473. #define SDMA_OPCODE_TRAP 6
  474. #define SDMA_OPCODE_SEMAPHORE 7
  475. # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
  476. /* 0 - increment
  477. * 1 - write 1
  478. */
  479. # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
  480. /* 0 - wait
  481. * 1 - signal
  482. */
  483. # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
  484. /* mailbox */
  485. #define SDMA_OPCODE_POLL_REG_MEM 8
  486. # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
  487. /* 0 - wait_reg_mem
  488. * 1 - wr_wait_wr_reg
  489. */
  490. # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
  491. /* 0 - always
  492. * 1 - <
  493. * 2 - <=
  494. * 3 - ==
  495. * 4 - !=
  496. * 5 - >=
  497. * 6 - >
  498. */
  499. # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
  500. /* 0 = register
  501. * 1 = memory
  502. */
  503. #define SDMA_OPCODE_COND_EXEC 9
  504. #define SDMA_OPCODE_CONSTANT_FILL 11
  505. # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
  506. /* 0 = byte fill
  507. * 2 = DW fill
  508. */
  509. #define SDMA_OPCODE_GENERATE_PTE_PDE 12
  510. #define SDMA_OPCODE_TIMESTAMP 13
  511. # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
  512. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
  513. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
  514. #define SDMA_OPCODE_SRBM_WRITE 14
  515. # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
  516. /* byte mask */
  517. #define VCE_CMD_NO_OP 0x00000000
  518. #define VCE_CMD_END 0x00000001
  519. #define VCE_CMD_IB 0x00000002
  520. #define VCE_CMD_FENCE 0x00000003
  521. #define VCE_CMD_TRAP 0x00000004
  522. #define VCE_CMD_IB_AUTO 0x00000005
  523. #define VCE_CMD_SEMAPHORE 0x00000006
  524. /* if PTR32, these are the bases for scratch and lds */
  525. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  526. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  527. #define KFD_CIK_SDMA_QUEUE_OFFSET 0x200
  528. /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
  529. enum {
  530. MTYPE_CACHED = 0,
  531. MTYPE_NONCACHED = 3
  532. };
  533. #endif