cz_ih.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "vid.h"
  27. #include "oss/oss_3_0_1_d.h"
  28. #include "oss/oss_3_0_1_sh_mask.h"
  29. #include "bif/bif_5_1_d.h"
  30. #include "bif/bif_5_1_sh_mask.h"
  31. /*
  32. * Interrupts
  33. * Starting with r6xx, interrupts are handled via a ring buffer.
  34. * Ring buffers are areas of GPU accessible memory that the GPU
  35. * writes interrupt vectors into and the host reads vectors out of.
  36. * There is a rptr (read pointer) that determines where the
  37. * host is currently reading, and a wptr (write pointer)
  38. * which determines where the GPU has written. When the
  39. * pointers are equal, the ring is idle. When the GPU
  40. * writes vectors to the ring buffer, it increments the
  41. * wptr. When there is an interrupt, the host then starts
  42. * fetching commands and processing them until the pointers are
  43. * equal again at which point it updates the rptr.
  44. */
  45. static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev);
  46. /**
  47. * cz_ih_enable_interrupts - Enable the interrupt ring buffer
  48. *
  49. * @adev: amdgpu_device pointer
  50. *
  51. * Enable the interrupt ring buffer (VI).
  52. */
  53. static void cz_ih_enable_interrupts(struct amdgpu_device *adev)
  54. {
  55. u32 ih_cntl = RREG32(mmIH_CNTL);
  56. u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
  57. ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 1);
  58. ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
  59. WREG32(mmIH_CNTL, ih_cntl);
  60. WREG32(mmIH_RB_CNTL, ih_rb_cntl);
  61. adev->irq.ih.enabled = true;
  62. }
  63. /**
  64. * cz_ih_disable_interrupts - Disable the interrupt ring buffer
  65. *
  66. * @adev: amdgpu_device pointer
  67. *
  68. * Disable the interrupt ring buffer (VI).
  69. */
  70. static void cz_ih_disable_interrupts(struct amdgpu_device *adev)
  71. {
  72. u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
  73. u32 ih_cntl = RREG32(mmIH_CNTL);
  74. ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
  75. ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 0);
  76. WREG32(mmIH_RB_CNTL, ih_rb_cntl);
  77. WREG32(mmIH_CNTL, ih_cntl);
  78. /* set rptr, wptr to 0 */
  79. WREG32(mmIH_RB_RPTR, 0);
  80. WREG32(mmIH_RB_WPTR, 0);
  81. adev->irq.ih.enabled = false;
  82. adev->irq.ih.rptr = 0;
  83. }
  84. /**
  85. * cz_ih_irq_init - init and enable the interrupt ring
  86. *
  87. * @adev: amdgpu_device pointer
  88. *
  89. * Allocate a ring buffer for the interrupt controller,
  90. * enable the RLC, disable interrupts, enable the IH
  91. * ring buffer and enable it (VI).
  92. * Called at device load and reume.
  93. * Returns 0 for success, errors for failure.
  94. */
  95. static int cz_ih_irq_init(struct amdgpu_device *adev)
  96. {
  97. int ret = 0;
  98. int rb_bufsz;
  99. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  100. u64 wptr_off;
  101. /* disable irqs */
  102. cz_ih_disable_interrupts(adev);
  103. /* setup interrupt control */
  104. WREG32(mmINTERRUPT_CNTL2, adev->dummy_page.addr >> 8);
  105. interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
  106. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  107. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  108. */
  109. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  110. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  111. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  112. WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
  113. /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/
  114. WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
  115. rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
  116. ih_rb_cntl = REG_SET_FIELD(0, IH_RB_CNTL, WPTR_OVERFLOW_ENABLE, 1);
  117. ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
  118. ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
  119. /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register value is written to memory */
  120. ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_WRITEBACK_ENABLE, 1);
  121. /* set the writeback address whether it's enabled or not */
  122. wptr_off = adev->wb.gpu_addr + (adev->irq.ih.wptr_offs * 4);
  123. WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(wptr_off));
  124. WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(wptr_off) & 0xFF);
  125. WREG32(mmIH_RB_CNTL, ih_rb_cntl);
  126. /* set rptr, wptr to 0 */
  127. WREG32(mmIH_RB_RPTR, 0);
  128. WREG32(mmIH_RB_WPTR, 0);
  129. /* Default settings for IH_CNTL (disabled at first) */
  130. ih_cntl = RREG32(mmIH_CNTL);
  131. ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, MC_VMID, 0);
  132. if (adev->irq.msi_enabled)
  133. ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, RPTR_REARM, 1);
  134. WREG32(mmIH_CNTL, ih_cntl);
  135. pci_set_master(adev->pdev);
  136. /* enable interrupts */
  137. cz_ih_enable_interrupts(adev);
  138. return ret;
  139. }
  140. /**
  141. * cz_ih_irq_disable - disable interrupts
  142. *
  143. * @adev: amdgpu_device pointer
  144. *
  145. * Disable interrupts on the hw (VI).
  146. */
  147. static void cz_ih_irq_disable(struct amdgpu_device *adev)
  148. {
  149. cz_ih_disable_interrupts(adev);
  150. /* Wait and acknowledge irq */
  151. mdelay(1);
  152. }
  153. /**
  154. * cz_ih_get_wptr - get the IH ring buffer wptr
  155. *
  156. * @adev: amdgpu_device pointer
  157. *
  158. * Get the IH ring buffer wptr from either the register
  159. * or the writeback memory buffer (VI). Also check for
  160. * ring buffer overflow and deal with it.
  161. * Used by cz_irq_process(VI).
  162. * Returns the value of the wptr.
  163. */
  164. static u32 cz_ih_get_wptr(struct amdgpu_device *adev)
  165. {
  166. u32 wptr, tmp;
  167. wptr = le32_to_cpu(adev->wb.wb[adev->irq.ih.wptr_offs]);
  168. if (REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) {
  169. wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
  170. /* When a ring buffer overflow happen start parsing interrupt
  171. * from the last not overwritten vector (wptr + 16). Hopefully
  172. * this should allow us to catchup.
  173. */
  174. dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  175. wptr, adev->irq.ih.rptr, (wptr + 16) & adev->irq.ih.ptr_mask);
  176. adev->irq.ih.rptr = (wptr + 16) & adev->irq.ih.ptr_mask;
  177. tmp = RREG32(mmIH_RB_CNTL);
  178. tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
  179. WREG32(mmIH_RB_CNTL, tmp);
  180. }
  181. return (wptr & adev->irq.ih.ptr_mask);
  182. }
  183. /**
  184. * cz_ih_decode_iv - decode an interrupt vector
  185. *
  186. * @adev: amdgpu_device pointer
  187. *
  188. * Decodes the interrupt vector at the current rptr
  189. * position and also advance the position.
  190. */
  191. static void cz_ih_decode_iv(struct amdgpu_device *adev,
  192. struct amdgpu_iv_entry *entry)
  193. {
  194. /* wptr/rptr are in bytes! */
  195. u32 ring_index = adev->irq.ih.rptr >> 2;
  196. uint32_t dw[4];
  197. dw[0] = le32_to_cpu(adev->irq.ih.ring[ring_index + 0]);
  198. dw[1] = le32_to_cpu(adev->irq.ih.ring[ring_index + 1]);
  199. dw[2] = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]);
  200. dw[3] = le32_to_cpu(adev->irq.ih.ring[ring_index + 3]);
  201. entry->src_id = dw[0] & 0xff;
  202. entry->src_data = dw[1] & 0xfffffff;
  203. entry->ring_id = dw[2] & 0xff;
  204. entry->vm_id = (dw[2] >> 8) & 0xff;
  205. entry->pas_id = (dw[2] >> 16) & 0xffff;
  206. /* wptr/rptr are in bytes! */
  207. adev->irq.ih.rptr += 16;
  208. }
  209. /**
  210. * cz_ih_set_rptr - set the IH ring buffer rptr
  211. *
  212. * @adev: amdgpu_device pointer
  213. *
  214. * Set the IH ring buffer rptr.
  215. */
  216. static void cz_ih_set_rptr(struct amdgpu_device *adev)
  217. {
  218. WREG32(mmIH_RB_RPTR, adev->irq.ih.rptr);
  219. }
  220. static int cz_ih_early_init(void *handle)
  221. {
  222. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  223. cz_ih_set_interrupt_funcs(adev);
  224. return 0;
  225. }
  226. static int cz_ih_sw_init(void *handle)
  227. {
  228. int r;
  229. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  230. r = amdgpu_ih_ring_init(adev, 64 * 1024, false);
  231. if (r)
  232. return r;
  233. r = amdgpu_irq_init(adev);
  234. return r;
  235. }
  236. static int cz_ih_sw_fini(void *handle)
  237. {
  238. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  239. amdgpu_irq_fini(adev);
  240. amdgpu_ih_ring_fini(adev);
  241. return 0;
  242. }
  243. static int cz_ih_hw_init(void *handle)
  244. {
  245. int r;
  246. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  247. r = cz_ih_irq_init(adev);
  248. if (r)
  249. return r;
  250. return 0;
  251. }
  252. static int cz_ih_hw_fini(void *handle)
  253. {
  254. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  255. cz_ih_irq_disable(adev);
  256. return 0;
  257. }
  258. static int cz_ih_suspend(void *handle)
  259. {
  260. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  261. return cz_ih_hw_fini(adev);
  262. }
  263. static int cz_ih_resume(void *handle)
  264. {
  265. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  266. return cz_ih_hw_init(adev);
  267. }
  268. static bool cz_ih_is_idle(void *handle)
  269. {
  270. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  271. u32 tmp = RREG32(mmSRBM_STATUS);
  272. if (REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
  273. return false;
  274. return true;
  275. }
  276. static int cz_ih_wait_for_idle(void *handle)
  277. {
  278. unsigned i;
  279. u32 tmp;
  280. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  281. for (i = 0; i < adev->usec_timeout; i++) {
  282. /* read MC_STATUS */
  283. tmp = RREG32(mmSRBM_STATUS);
  284. if (!REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
  285. return 0;
  286. udelay(1);
  287. }
  288. return -ETIMEDOUT;
  289. }
  290. static void cz_ih_print_status(void *handle)
  291. {
  292. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  293. dev_info(adev->dev, "CZ IH registers\n");
  294. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  295. RREG32(mmSRBM_STATUS));
  296. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  297. RREG32(mmSRBM_STATUS2));
  298. dev_info(adev->dev, " INTERRUPT_CNTL=0x%08X\n",
  299. RREG32(mmINTERRUPT_CNTL));
  300. dev_info(adev->dev, " INTERRUPT_CNTL2=0x%08X\n",
  301. RREG32(mmINTERRUPT_CNTL2));
  302. dev_info(adev->dev, " IH_CNTL=0x%08X\n",
  303. RREG32(mmIH_CNTL));
  304. dev_info(adev->dev, " IH_RB_CNTL=0x%08X\n",
  305. RREG32(mmIH_RB_CNTL));
  306. dev_info(adev->dev, " IH_RB_BASE=0x%08X\n",
  307. RREG32(mmIH_RB_BASE));
  308. dev_info(adev->dev, " IH_RB_WPTR_ADDR_LO=0x%08X\n",
  309. RREG32(mmIH_RB_WPTR_ADDR_LO));
  310. dev_info(adev->dev, " IH_RB_WPTR_ADDR_HI=0x%08X\n",
  311. RREG32(mmIH_RB_WPTR_ADDR_HI));
  312. dev_info(adev->dev, " IH_RB_RPTR=0x%08X\n",
  313. RREG32(mmIH_RB_RPTR));
  314. dev_info(adev->dev, " IH_RB_WPTR=0x%08X\n",
  315. RREG32(mmIH_RB_WPTR));
  316. }
  317. static int cz_ih_soft_reset(void *handle)
  318. {
  319. u32 srbm_soft_reset = 0;
  320. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  321. u32 tmp = RREG32(mmSRBM_STATUS);
  322. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  323. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  324. SOFT_RESET_IH, 1);
  325. if (srbm_soft_reset) {
  326. cz_ih_print_status((void *)adev);
  327. tmp = RREG32(mmSRBM_SOFT_RESET);
  328. tmp |= srbm_soft_reset;
  329. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  330. WREG32(mmSRBM_SOFT_RESET, tmp);
  331. tmp = RREG32(mmSRBM_SOFT_RESET);
  332. udelay(50);
  333. tmp &= ~srbm_soft_reset;
  334. WREG32(mmSRBM_SOFT_RESET, tmp);
  335. tmp = RREG32(mmSRBM_SOFT_RESET);
  336. /* Wait a little for things to settle down */
  337. udelay(50);
  338. cz_ih_print_status((void *)adev);
  339. }
  340. return 0;
  341. }
  342. static int cz_ih_set_clockgating_state(void *handle,
  343. enum amd_clockgating_state state)
  344. {
  345. // TODO
  346. return 0;
  347. }
  348. static int cz_ih_set_powergating_state(void *handle,
  349. enum amd_powergating_state state)
  350. {
  351. // TODO
  352. return 0;
  353. }
  354. const struct amd_ip_funcs cz_ih_ip_funcs = {
  355. .early_init = cz_ih_early_init,
  356. .late_init = NULL,
  357. .sw_init = cz_ih_sw_init,
  358. .sw_fini = cz_ih_sw_fini,
  359. .hw_init = cz_ih_hw_init,
  360. .hw_fini = cz_ih_hw_fini,
  361. .suspend = cz_ih_suspend,
  362. .resume = cz_ih_resume,
  363. .is_idle = cz_ih_is_idle,
  364. .wait_for_idle = cz_ih_wait_for_idle,
  365. .soft_reset = cz_ih_soft_reset,
  366. .print_status = cz_ih_print_status,
  367. .set_clockgating_state = cz_ih_set_clockgating_state,
  368. .set_powergating_state = cz_ih_set_powergating_state,
  369. };
  370. static const struct amdgpu_ih_funcs cz_ih_funcs = {
  371. .get_wptr = cz_ih_get_wptr,
  372. .decode_iv = cz_ih_decode_iv,
  373. .set_rptr = cz_ih_set_rptr
  374. };
  375. static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev)
  376. {
  377. if (adev->irq.ih_funcs == NULL)
  378. adev->irq.ih_funcs = &cz_ih_funcs;
  379. }