cik_regs.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #ifndef CIK_REGS_H
  23. #define CIK_REGS_H
  24. /* if PTR32, these are the bases for scratch and lds */
  25. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  26. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  27. #define PTR32 (1 << 0)
  28. #define ALIGNMENT_MODE(x) ((x) << 2)
  29. #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
  30. #define DEFAULT_MTYPE(x) ((x) << 4)
  31. #define APE1_MTYPE(x) ((x) << 7)
  32. /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
  33. #define MTYPE_CACHED 0
  34. #define MTYPE_NONCACHED 3
  35. #define DEFAULT_CP_HQD_PERSISTENT_STATE (0x33U << 8)
  36. #define PRELOAD_REQ (1 << 0)
  37. #define MQD_CONTROL_PRIV_STATE_EN (1U << 8)
  38. #define DEFAULT_MIN_IB_AVAIL_SIZE (3U << 20)
  39. #define IB_ATC_EN (1U << 23)
  40. #define QUANTUM_EN 1U
  41. #define QUANTUM_SCALE_1MS (1U << 4)
  42. #define QUANTUM_DURATION(x) ((x) << 8)
  43. #define RPTR_BLOCK_SIZE(x) ((x) << 8)
  44. #define MIN_AVAIL_SIZE(x) ((x) << 20)
  45. #define DEFAULT_RPTR_BLOCK_SIZE RPTR_BLOCK_SIZE(5)
  46. #define DEFAULT_MIN_AVAIL_SIZE MIN_AVAIL_SIZE(3)
  47. #define PQ_ATC_EN (1 << 23)
  48. #define NO_UPDATE_RPTR (1 << 27)
  49. #define DOORBELL_OFFSET(x) ((x) << 2)
  50. #define DOORBELL_EN (1 << 30)
  51. #define PRIV_STATE (1 << 30)
  52. #define KMD_QUEUE (1 << 31)
  53. #define AQL_ENABLE 1
  54. #define GRBM_GFX_INDEX 0x30800
  55. #define ATC_VMID_PASID_MAPPING_VALID (1U << 31)
  56. #endif