atombios.h 418 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555
  1. /*
  2. * Copyright 2006-2007 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. /****************************************************************************/
  23. /*Portion I: Definitions shared between VBIOS and Driver */
  24. /****************************************************************************/
  25. #ifndef _ATOMBIOS_H
  26. #define _ATOMBIOS_H
  27. #define ATOM_VERSION_MAJOR 0x00020000
  28. #define ATOM_VERSION_MINOR 0x00000002
  29. #define ATOM_HEADER_VERSION (ATOM_VERSION_MAJOR | ATOM_VERSION_MINOR)
  30. /* Endianness should be specified before inclusion,
  31. * default to little endian
  32. */
  33. #ifndef ATOM_BIG_ENDIAN
  34. #error Endian not specified
  35. #endif
  36. #ifdef _H2INC
  37. #ifndef ULONG
  38. typedef unsigned long ULONG;
  39. #endif
  40. #ifndef UCHAR
  41. typedef unsigned char UCHAR;
  42. #endif
  43. #ifndef USHORT
  44. typedef unsigned short USHORT;
  45. #endif
  46. #endif
  47. #define ATOM_DAC_A 0
  48. #define ATOM_DAC_B 1
  49. #define ATOM_EXT_DAC 2
  50. #define ATOM_CRTC1 0
  51. #define ATOM_CRTC2 1
  52. #define ATOM_CRTC3 2
  53. #define ATOM_CRTC4 3
  54. #define ATOM_CRTC5 4
  55. #define ATOM_CRTC6 5
  56. #define ATOM_UNDERLAY_PIPE0 16
  57. #define ATOM_UNDERLAY_PIPE1 17
  58. #define ATOM_CRTC_INVALID 0xFF
  59. #define ATOM_DIGA 0
  60. #define ATOM_DIGB 1
  61. #define ATOM_PPLL1 0
  62. #define ATOM_PPLL2 1
  63. #define ATOM_DCPLL 2
  64. #define ATOM_PPLL0 2
  65. #define ATOM_PPLL3 3
  66. #define ATOM_EXT_PLL1 8
  67. #define ATOM_EXT_PLL2 9
  68. #define ATOM_EXT_CLOCK 10
  69. #define ATOM_PPLL_INVALID 0xFF
  70. #define ENCODER_REFCLK_SRC_P1PLL 0
  71. #define ENCODER_REFCLK_SRC_P2PLL 1
  72. #define ENCODER_REFCLK_SRC_DCPLL 2
  73. #define ENCODER_REFCLK_SRC_EXTCLK 3
  74. #define ENCODER_REFCLK_SRC_INVALID 0xFF
  75. #define ATOM_SCALER_DISABLE 0 //For Fudo, it's bypass and auto-cengter & no replication
  76. #define ATOM_SCALER_CENTER 1 //For Fudo, it's bypass and auto-center & auto replication
  77. #define ATOM_SCALER_EXPANSION 2 //For Fudo, it's 2 Tap alpha blending mode
  78. #define ATOM_SCALER_MULTI_EX 3 //For Fudo only, it's multi-tap mode only used to drive TV or CV, only used by Bios
  79. #define ATOM_DISABLE 0
  80. #define ATOM_ENABLE 1
  81. #define ATOM_LCD_BLOFF (ATOM_DISABLE+2)
  82. #define ATOM_LCD_BLON (ATOM_ENABLE+2)
  83. #define ATOM_LCD_BL_BRIGHTNESS_CONTROL (ATOM_ENABLE+3)
  84. #define ATOM_LCD_SELFTEST_START (ATOM_DISABLE+5)
  85. #define ATOM_LCD_SELFTEST_STOP (ATOM_ENABLE+5)
  86. #define ATOM_ENCODER_INIT (ATOM_DISABLE+7)
  87. #define ATOM_INIT (ATOM_DISABLE+7)
  88. #define ATOM_GET_STATUS (ATOM_DISABLE+8)
  89. #define ATOM_BLANKING 1
  90. #define ATOM_BLANKING_OFF 0
  91. #define ATOM_CRT1 0
  92. #define ATOM_CRT2 1
  93. #define ATOM_TV_NTSC 1
  94. #define ATOM_TV_NTSCJ 2
  95. #define ATOM_TV_PAL 3
  96. #define ATOM_TV_PALM 4
  97. #define ATOM_TV_PALCN 5
  98. #define ATOM_TV_PALN 6
  99. #define ATOM_TV_PAL60 7
  100. #define ATOM_TV_SECAM 8
  101. #define ATOM_TV_CV 16
  102. #define ATOM_DAC1_PS2 1
  103. #define ATOM_DAC1_CV 2
  104. #define ATOM_DAC1_NTSC 3
  105. #define ATOM_DAC1_PAL 4
  106. #define ATOM_DAC2_PS2 ATOM_DAC1_PS2
  107. #define ATOM_DAC2_CV ATOM_DAC1_CV
  108. #define ATOM_DAC2_NTSC ATOM_DAC1_NTSC
  109. #define ATOM_DAC2_PAL ATOM_DAC1_PAL
  110. #define ATOM_PM_ON 0
  111. #define ATOM_PM_STANDBY 1
  112. #define ATOM_PM_SUSPEND 2
  113. #define ATOM_PM_OFF 3
  114. // For ATOM_LVDS_INFO_V12
  115. // Bit0:{=0:single, =1:dual},
  116. // Bit1 {=0:666RGB, =1:888RGB},
  117. // Bit2:3:{Grey level}
  118. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  119. #define ATOM_PANEL_MISC_DUAL 0x00000001
  120. #define ATOM_PANEL_MISC_888RGB 0x00000002
  121. #define ATOM_PANEL_MISC_GREY_LEVEL 0x0000000C
  122. #define ATOM_PANEL_MISC_FPDI 0x00000010
  123. #define ATOM_PANEL_MISC_GREY_LEVEL_SHIFT 2
  124. #define ATOM_PANEL_MISC_SPATIAL 0x00000020
  125. #define ATOM_PANEL_MISC_TEMPORAL 0x00000040
  126. #define ATOM_PANEL_MISC_API_ENABLED 0x00000080
  127. #define MEMTYPE_DDR1 "DDR1"
  128. #define MEMTYPE_DDR2 "DDR2"
  129. #define MEMTYPE_DDR3 "DDR3"
  130. #define MEMTYPE_DDR4 "DDR4"
  131. #define ASIC_BUS_TYPE_PCI "PCI"
  132. #define ASIC_BUS_TYPE_AGP "AGP"
  133. #define ASIC_BUS_TYPE_PCIE "PCI_EXPRESS"
  134. //Maximum size of that FireGL flag string
  135. #define ATOM_FIREGL_FLAG_STRING "FGL" //Flag used to enable FireGL Support
  136. #define ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING 3 //sizeof( ATOM_FIREGL_FLAG_STRING )
  137. #define ATOM_FAKE_DESKTOP_STRING "DSK" //Flag used to enable mobile ASIC on Desktop
  138. #define ATOM_MAX_SIZE_OF_FAKE_DESKTOP_STRING ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING
  139. #define ATOM_M54T_FLAG_STRING "M54T" //Flag used to enable M54T Support
  140. #define ATOM_MAX_SIZE_OF_M54T_FLAG_STRING 4 //sizeof( ATOM_M54T_FLAG_STRING )
  141. #define HW_ASSISTED_I2C_STATUS_FAILURE 2
  142. #define HW_ASSISTED_I2C_STATUS_SUCCESS 1
  143. #pragma pack(1) // BIOS data must use byte aligment
  144. // Define offset to location of ROM header.
  145. #define OFFSET_TO_POINTER_TO_ATOM_ROM_HEADER 0x00000048L
  146. #define OFFSET_TO_ATOM_ROM_IMAGE_SIZE 0x00000002L
  147. #define OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE 0x94
  148. #define MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE 20 //including the terminator 0x0!
  149. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_NUMBER 0x002f
  150. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_START 0x006e
  151. /****************************************************************************/
  152. // Common header for all tables (Data table, Command table).
  153. // Every table pointed _ATOM_MASTER_DATA_TABLE has this common header.
  154. // And the pointer actually points to this header.
  155. /****************************************************************************/
  156. typedef struct _ATOM_COMMON_TABLE_HEADER
  157. {
  158. USHORT usStructureSize;
  159. UCHAR ucTableFormatRevision; //Change it when the Parser is not backward compatible
  160. UCHAR ucTableContentRevision; //Change it only when the table needs to change but the firmware
  161. //Image can't be updated, while Driver needs to carry the new table!
  162. }ATOM_COMMON_TABLE_HEADER;
  163. /****************************************************************************/
  164. // Structure stores the ROM header.
  165. /****************************************************************************/
  166. typedef struct _ATOM_ROM_HEADER
  167. {
  168. ATOM_COMMON_TABLE_HEADER sHeader;
  169. UCHAR uaFirmWareSignature[4]; //Signature to distinguish between Atombios and non-atombios,
  170. //atombios should init it as "ATOM", don't change the position
  171. USHORT usBiosRuntimeSegmentAddress;
  172. USHORT usProtectedModeInfoOffset;
  173. USHORT usConfigFilenameOffset;
  174. USHORT usCRC_BlockOffset;
  175. USHORT usBIOS_BootupMessageOffset;
  176. USHORT usInt10Offset;
  177. USHORT usPciBusDevInitCode;
  178. USHORT usIoBaseAddress;
  179. USHORT usSubsystemVendorID;
  180. USHORT usSubsystemID;
  181. USHORT usPCI_InfoOffset;
  182. USHORT usMasterCommandTableOffset;//Offest for SW to get all command table offsets, Don't change the position
  183. USHORT usMasterDataTableOffset; //Offest for SW to get all data table offsets, Don't change the position
  184. UCHAR ucExtendedFunctionCode;
  185. UCHAR ucReserved;
  186. }ATOM_ROM_HEADER;
  187. //==============================Command Table Portion====================================
  188. /****************************************************************************/
  189. // Structures used in Command.mtb
  190. /****************************************************************************/
  191. typedef struct _ATOM_MASTER_LIST_OF_COMMAND_TABLES{
  192. USHORT ASIC_Init; //Function Table, used by various SW components,latest version 1.1
  193. USHORT GetDisplaySurfaceSize; //Atomic Table, Used by Bios when enabling HW ICON
  194. USHORT ASIC_RegistersInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  195. USHORT VRAM_BlockVenderDetection; //Atomic Table, used only by Bios
  196. USHORT DIGxEncoderControl; //Only used by Bios
  197. USHORT MemoryControllerInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  198. USHORT EnableCRTCMemReq; //Function Table,directly used by various SW components,latest version 2.1
  199. USHORT MemoryParamAdjust; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock if needed
  200. USHORT DVOEncoderControl; //Function Table,directly used by various SW components,latest version 1.2
  201. USHORT GPIOPinControl; //Atomic Table, only used by Bios
  202. USHORT SetEngineClock; //Function Table,directly used by various SW components,latest version 1.1
  203. USHORT SetMemoryClock; //Function Table,directly used by various SW components,latest version 1.1
  204. USHORT SetPixelClock; //Function Table,directly used by various SW components,latest version 1.2
  205. USHORT EnableDispPowerGating; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  206. USHORT ResetMemoryDLL; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  207. USHORT ResetMemoryDevice; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  208. USHORT MemoryPLLInit; //Atomic Table, used only by Bios
  209. USHORT AdjustDisplayPll; //Atomic Table, used by various SW componentes.
  210. USHORT AdjustMemoryController; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  211. USHORT EnableASIC_StaticPwrMgt; //Atomic Table, only used by Bios
  212. USHORT SetUniphyInstance; //Atomic Table, only used by Bios
  213. USHORT DAC_LoadDetection; //Atomic Table, directly used by various SW components,latest version 1.2
  214. USHORT LVTMAEncoderControl; //Atomic Table,directly used by various SW components,latest version 1.3
  215. USHORT HW_Misc_Operation; //Atomic Table, directly used by various SW components,latest version 1.1
  216. USHORT DAC1EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  217. USHORT DAC2EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  218. USHORT DVOOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  219. USHORT CV1OutputControl; //Atomic Table, Atomic Table, Obsolete from Ry6xx, use DAC2 Output instead
  220. USHORT GetConditionalGoldenSetting; //Only used by Bios
  221. USHORT SMC_Init; //Function Table,directly used by various SW components,latest version 1.1
  222. USHORT PatchMCSetting; //only used by BIOS
  223. USHORT MC_SEQ_Control; //only used by BIOS
  224. USHORT Gfx_Harvesting; //Atomic Table, Obsolete from Ry6xx, Now only used by BIOS for GFX harvesting
  225. USHORT EnableScaler; //Atomic Table, used only by Bios
  226. USHORT BlankCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  227. USHORT EnableCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  228. USHORT GetPixelClock; //Atomic Table, directly used by various SW components,latest version 1.1
  229. USHORT EnableVGA_Render; //Function Table,directly used by various SW components,latest version 1.1
  230. USHORT GetSCLKOverMCLKRatio; //Atomic Table, only used by Bios
  231. USHORT SetCRTC_Timing; //Atomic Table, directly used by various SW components,latest version 1.1
  232. USHORT SetCRTC_OverScan; //Atomic Table, used by various SW components,latest version 1.1
  233. USHORT SetCRTC_Replication; //Atomic Table, used only by Bios
  234. USHORT SelectCRTC_Source; //Atomic Table, directly used by various SW components,latest version 1.1
  235. USHORT EnableGraphSurfaces; //Atomic Table, used only by Bios
  236. USHORT UpdateCRTC_DoubleBufferRegisters; //Atomic Table, used only by Bios
  237. USHORT LUT_AutoFill; //Atomic Table, only used by Bios
  238. USHORT EnableHW_IconCursor; //Atomic Table, only used by Bios
  239. USHORT GetMemoryClock; //Atomic Table, directly used by various SW components,latest version 1.1
  240. USHORT GetEngineClock; //Atomic Table, directly used by various SW components,latest version 1.1
  241. USHORT SetCRTC_UsingDTDTiming; //Atomic Table, directly used by various SW components,latest version 1.1
  242. USHORT ExternalEncoderControl; //Atomic Table, directly used by various SW components,latest version 2.1
  243. USHORT LVTMAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  244. USHORT VRAM_BlockDetectionByStrap; //Atomic Table, used only by Bios
  245. USHORT MemoryCleanUp; //Atomic Table, only used by Bios
  246. USHORT ProcessI2cChannelTransaction; //Function Table,only used by Bios
  247. USHORT WriteOneByteToHWAssistedI2C; //Function Table,indirectly used by various SW components
  248. USHORT ReadHWAssistedI2CStatus; //Atomic Table, indirectly used by various SW components
  249. USHORT SpeedFanControl; //Function Table,indirectly used by various SW components,called from ASIC_Init
  250. USHORT PowerConnectorDetection; //Atomic Table, directly used by various SW components,latest version 1.1
  251. USHORT MC_Synchronization; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  252. USHORT ComputeMemoryEnginePLL; //Atomic Table, indirectly used by various SW components,called from SetMemory/EngineClock
  253. USHORT MemoryRefreshConversion; //Atomic Table, indirectly used by various SW components,called from SetMemory or SetEngineClock
  254. USHORT VRAM_GetCurrentInfoBlock; //Atomic Table, used only by Bios
  255. USHORT DynamicMemorySettings; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  256. USHORT MemoryTraining; //Atomic Table, used only by Bios
  257. USHORT EnableSpreadSpectrumOnPPLL; //Atomic Table, directly used by various SW components,latest version 1.2
  258. USHORT TMDSAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  259. USHORT SetVoltage; //Function Table,directly and/or indirectly used by various SW components,latest version 1.1
  260. USHORT DAC1OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  261. USHORT ReadEfuseValue; //Atomic Table, directly used by various SW components,latest version 1.1
  262. USHORT ComputeMemoryClockParam; //Function Table,only used by Bios, obsolete soon.Switch to use "ReadEDIDFromHWAssistedI2C"
  263. USHORT ClockSource; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  264. USHORT MemoryDeviceInit; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  265. USHORT GetDispObjectInfo; //Atomic Table, indirectly used by various SW components,called from EnableVGARender
  266. USHORT DIG1EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  267. USHORT DIG2EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  268. USHORT DIG1TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  269. USHORT DIG2TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  270. USHORT ProcessAuxChannelTransaction; //Function Table,only used by Bios
  271. USHORT DPEncoderService; //Function Table,only used by Bios
  272. USHORT GetVoltageInfo; //Function Table,only used by Bios since SI
  273. }ATOM_MASTER_LIST_OF_COMMAND_TABLES;
  274. // For backward compatible
  275. #define ReadEDIDFromHWAssistedI2C ProcessI2cChannelTransaction
  276. #define DPTranslatorControl DIG2EncoderControl
  277. #define UNIPHYTransmitterControl DIG1TransmitterControl
  278. #define LVTMATransmitterControl DIG2TransmitterControl
  279. #define SetCRTC_DPM_State GetConditionalGoldenSetting
  280. #define ASIC_StaticPwrMgtStatusChange SetUniphyInstance
  281. #define HPDInterruptService ReadHWAssistedI2CStatus
  282. #define EnableVGA_Access GetSCLKOverMCLKRatio
  283. #define EnableYUV GetDispObjectInfo
  284. #define DynamicClockGating EnableDispPowerGating
  285. #define SetupHWAssistedI2CStatus ComputeMemoryClockParam
  286. #define DAC2OutputControl ReadEfuseValue
  287. #define TMDSAEncoderControl PatchMCSetting
  288. #define LVDSEncoderControl MC_SEQ_Control
  289. #define LCD1OutputControl HW_Misc_Operation
  290. #define TV1OutputControl Gfx_Harvesting
  291. #define TVEncoderControl SMC_Init
  292. typedef struct _ATOM_MASTER_COMMAND_TABLE
  293. {
  294. ATOM_COMMON_TABLE_HEADER sHeader;
  295. ATOM_MASTER_LIST_OF_COMMAND_TABLES ListOfCommandTables;
  296. }ATOM_MASTER_COMMAND_TABLE;
  297. /****************************************************************************/
  298. // Structures used in every command table
  299. /****************************************************************************/
  300. typedef struct _ATOM_TABLE_ATTRIBUTE
  301. {
  302. #if ATOM_BIG_ENDIAN
  303. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  304. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  305. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  306. #else
  307. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  308. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  309. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  310. #endif
  311. }ATOM_TABLE_ATTRIBUTE;
  312. /****************************************************************************/
  313. // Common header for all command tables.
  314. // Every table pointed by _ATOM_MASTER_COMMAND_TABLE has this common header.
  315. // And the pointer actually points to this header.
  316. /****************************************************************************/
  317. typedef struct _ATOM_COMMON_ROM_COMMAND_TABLE_HEADER
  318. {
  319. ATOM_COMMON_TABLE_HEADER CommonHeader;
  320. ATOM_TABLE_ATTRIBUTE TableAttribute;
  321. }ATOM_COMMON_ROM_COMMAND_TABLE_HEADER;
  322. /****************************************************************************/
  323. // Structures used by ComputeMemoryEnginePLLTable
  324. /****************************************************************************/
  325. #define COMPUTE_MEMORY_PLL_PARAM 1
  326. #define COMPUTE_ENGINE_PLL_PARAM 2
  327. #define ADJUST_MC_SETTING_PARAM 3
  328. /****************************************************************************/
  329. // Structures used by AdjustMemoryControllerTable
  330. /****************************************************************************/
  331. typedef struct _ATOM_ADJUST_MEMORY_CLOCK_FREQ
  332. {
  333. #if ATOM_BIG_ENDIAN
  334. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  335. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  336. ULONG ulClockFreq:24;
  337. #else
  338. ULONG ulClockFreq:24;
  339. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  340. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  341. #endif
  342. }ATOM_ADJUST_MEMORY_CLOCK_FREQ;
  343. #define POINTER_RETURN_FLAG 0x80
  344. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  345. {
  346. ULONG ulClock; //When returen, it's the re-calculated clock based on given Fb_div Post_Div and ref_div
  347. UCHAR ucAction; //0:reserved //1:Memory //2:Engine
  348. UCHAR ucReserved; //may expand to return larger Fbdiv later
  349. UCHAR ucFbDiv; //return value
  350. UCHAR ucPostDiv; //return value
  351. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS;
  352. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2
  353. {
  354. ULONG ulClock; //When return, [23:0] return real clock
  355. UCHAR ucAction; //0:reserved;COMPUTE_MEMORY_PLL_PARAM:Memory;COMPUTE_ENGINE_PLL_PARAM:Engine. it return ref_div to be written to register
  356. USHORT usFbDiv; //return Feedback value to be written to register
  357. UCHAR ucPostDiv; //return post div to be written to register
  358. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2;
  359. #define COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  360. #define SET_CLOCK_FREQ_MASK 0x00FFFFFF //Clock change tables only take bit [23:0] as the requested clock value
  361. #define USE_NON_BUS_CLOCK_MASK 0x01000000 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  362. #define USE_MEMORY_SELF_REFRESH_MASK 0x02000000 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  363. #define SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04000000 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  364. #define FIRST_TIME_CHANGE_CLOCK 0x08000000 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  365. #define SKIP_SW_PROGRAM_PLL 0x10000000 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  366. #define USE_SS_ENABLED_PIXEL_CLOCK USE_NON_BUS_CLOCK_MASK
  367. #define b3USE_NON_BUS_CLOCK_MASK 0x01 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  368. #define b3USE_MEMORY_SELF_REFRESH 0x02 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  369. #define b3SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  370. #define b3FIRST_TIME_CHANGE_CLOCK 0x08 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  371. #define b3SKIP_SW_PROGRAM_PLL 0x10 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  372. #define b3DRAM_SELF_REFRESH_EXIT 0x20 //Applicable to DRAM self refresh exit only. when set, it means it will go to program DRAM self refresh exit path
  373. typedef struct _ATOM_COMPUTE_CLOCK_FREQ
  374. {
  375. #if ATOM_BIG_ENDIAN
  376. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  377. ULONG ulClockFreq:24; // in unit of 10kHz
  378. #else
  379. ULONG ulClockFreq:24; // in unit of 10kHz
  380. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  381. #endif
  382. }ATOM_COMPUTE_CLOCK_FREQ;
  383. typedef struct _ATOM_S_MPLL_FB_DIVIDER
  384. {
  385. USHORT usFbDivFrac;
  386. USHORT usFbDiv;
  387. }ATOM_S_MPLL_FB_DIVIDER;
  388. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3
  389. {
  390. union
  391. {
  392. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  393. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  394. };
  395. UCHAR ucRefDiv; //Output Parameter
  396. UCHAR ucPostDiv; //Output Parameter
  397. UCHAR ucCntlFlag; //Output Parameter
  398. UCHAR ucReserved;
  399. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3;
  400. // ucCntlFlag
  401. #define ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN 1
  402. #define ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE 2
  403. #define ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE 4
  404. #define ATOM_PLL_CNTL_FLAG_SPLL_ISPARE_9 8
  405. // V4 are only used for APU which PLL outside GPU
  406. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4
  407. {
  408. #if ATOM_BIG_ENDIAN
  409. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  410. ULONG ulClock:24; //Input= target clock, output = actual clock
  411. #else
  412. ULONG ulClock:24; //Input= target clock, output = actual clock
  413. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  414. #endif
  415. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4;
  416. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5
  417. {
  418. union
  419. {
  420. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  421. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  422. };
  423. UCHAR ucRefDiv; //Output Parameter
  424. UCHAR ucPostDiv; //Output Parameter
  425. union
  426. {
  427. UCHAR ucCntlFlag; //Output Flags
  428. UCHAR ucInputFlag; //Input Flags. ucInputFlag[0] - Strobe(1)/Performance(0) mode
  429. };
  430. UCHAR ucReserved;
  431. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5;
  432. typedef struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6
  433. {
  434. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  435. ULONG ulReserved[2];
  436. }COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6;
  437. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  438. #define COMPUTE_GPUCLK_INPUT_FLAG_CLK_TYPE_MASK 0x0f
  439. #define COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK 0x00
  440. #define COMPUTE_GPUCLK_INPUT_FLAG_SCLK 0x01
  441. typedef struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6
  442. {
  443. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock; //Output Parameter: ucPostDiv=DFS divider
  444. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter: PLL FB divider
  445. UCHAR ucPllRefDiv; //Output Parameter: PLL ref divider
  446. UCHAR ucPllPostDiv; //Output Parameter: PLL post divider
  447. UCHAR ucPllCntlFlag; //Output Flags: control flag
  448. UCHAR ucReserved;
  449. }COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6;
  450. //ucPllCntlFlag
  451. #define SPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  452. // ucInputFlag
  453. #define ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN 1 // 1-StrobeMode, 0-PerformanceMode
  454. // use for ComputeMemoryClockParamTable
  455. typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1
  456. {
  457. union
  458. {
  459. ULONG ulClock;
  460. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output:UPPER_WORD=FB_DIV_INTEGER, LOWER_WORD=FB_DIV_FRAC shl (16-FB_FRACTION_BITS)
  461. };
  462. UCHAR ucDllSpeed; //Output
  463. UCHAR ucPostDiv; //Output
  464. union{
  465. UCHAR ucInputFlag; //Input : ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN: 1-StrobeMode, 0-PerformanceMode
  466. UCHAR ucPllCntlFlag; //Output:
  467. };
  468. UCHAR ucBWCntl;
  469. }COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1;
  470. // definition of ucInputFlag
  471. #define MPLL_INPUT_FLAG_STROBE_MODE_EN 0x01
  472. // definition of ucPllCntlFlag
  473. #define MPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  474. #define MPLL_CNTL_FLAG_BYPASS_DQ_PLL 0x04
  475. #define MPLL_CNTL_FLAG_QDR_ENABLE 0x08
  476. #define MPLL_CNTL_FLAG_AD_HALF_RATE 0x10
  477. //MPLL_CNTL_FLAG_BYPASS_AD_PLL has a wrong name, should be BYPASS_DQ_PLL
  478. #define MPLL_CNTL_FLAG_BYPASS_AD_PLL 0x04
  479. typedef struct _DYNAMICE_MEMORY_SETTINGS_PARAMETER
  480. {
  481. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  482. ULONG ulReserved[2];
  483. }DYNAMICE_MEMORY_SETTINGS_PARAMETER;
  484. typedef struct _DYNAMICE_ENGINE_SETTINGS_PARAMETER
  485. {
  486. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  487. ULONG ulMemoryClock;
  488. ULONG ulReserved;
  489. }DYNAMICE_ENGINE_SETTINGS_PARAMETER;
  490. /****************************************************************************/
  491. // Structures used by SetEngineClockTable
  492. /****************************************************************************/
  493. typedef struct _SET_ENGINE_CLOCK_PARAMETERS
  494. {
  495. ULONG ulTargetEngineClock; //In 10Khz unit
  496. }SET_ENGINE_CLOCK_PARAMETERS;
  497. typedef struct _SET_ENGINE_CLOCK_PS_ALLOCATION
  498. {
  499. ULONG ulTargetEngineClock; //In 10Khz unit
  500. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  501. }SET_ENGINE_CLOCK_PS_ALLOCATION;
  502. /****************************************************************************/
  503. // Structures used by SetMemoryClockTable
  504. /****************************************************************************/
  505. typedef struct _SET_MEMORY_CLOCK_PARAMETERS
  506. {
  507. ULONG ulTargetMemoryClock; //In 10Khz unit
  508. }SET_MEMORY_CLOCK_PARAMETERS;
  509. typedef struct _SET_MEMORY_CLOCK_PS_ALLOCATION
  510. {
  511. ULONG ulTargetMemoryClock; //In 10Khz unit
  512. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  513. }SET_MEMORY_CLOCK_PS_ALLOCATION;
  514. /****************************************************************************/
  515. // Structures used by ASIC_Init.ctb
  516. /****************************************************************************/
  517. typedef struct _ASIC_INIT_PARAMETERS
  518. {
  519. ULONG ulDefaultEngineClock; //In 10Khz unit
  520. ULONG ulDefaultMemoryClock; //In 10Khz unit
  521. }ASIC_INIT_PARAMETERS;
  522. typedef struct _ASIC_INIT_PS_ALLOCATION
  523. {
  524. ASIC_INIT_PARAMETERS sASICInitClocks;
  525. SET_ENGINE_CLOCK_PS_ALLOCATION sReserved; //Caller doesn't need to init this structure
  526. }ASIC_INIT_PS_ALLOCATION;
  527. typedef struct _ASIC_INIT_CLOCK_PARAMETERS
  528. {
  529. ULONG ulClkFreqIn10Khz:24;
  530. ULONG ucClkFlag:8;
  531. }ASIC_INIT_CLOCK_PARAMETERS;
  532. typedef struct _ASIC_INIT_PARAMETERS_V1_2
  533. {
  534. ASIC_INIT_CLOCK_PARAMETERS asSclkClock; //In 10Khz unit
  535. ASIC_INIT_CLOCK_PARAMETERS asMemClock; //In 10Khz unit
  536. }ASIC_INIT_PARAMETERS_V1_2;
  537. typedef struct _ASIC_INIT_PS_ALLOCATION_V1_2
  538. {
  539. ASIC_INIT_PARAMETERS_V1_2 sASICInitClocks;
  540. ULONG ulReserved[8];
  541. }ASIC_INIT_PS_ALLOCATION_V1_2;
  542. /****************************************************************************/
  543. // Structure used by DynamicClockGatingTable.ctb
  544. /****************************************************************************/
  545. typedef struct _DYNAMIC_CLOCK_GATING_PARAMETERS
  546. {
  547. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  548. UCHAR ucPadding[3];
  549. }DYNAMIC_CLOCK_GATING_PARAMETERS;
  550. #define DYNAMIC_CLOCK_GATING_PS_ALLOCATION DYNAMIC_CLOCK_GATING_PARAMETERS
  551. /****************************************************************************/
  552. // Structure used by EnableDispPowerGatingTable.ctb
  553. /****************************************************************************/
  554. typedef struct _ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1
  555. {
  556. UCHAR ucDispPipeId; // ATOM_CRTC1, ATOM_CRTC2, ...
  557. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  558. UCHAR ucPadding[2];
  559. }ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1;
  560. typedef struct _ENABLE_DISP_POWER_GATING_PS_ALLOCATION
  561. {
  562. UCHAR ucDispPipeId; // ATOM_CRTC1, ATOM_CRTC2, ...
  563. UCHAR ucEnable; // ATOM_ENABLE/ATOM_DISABLE/ATOM_INIT
  564. UCHAR ucPadding[2];
  565. ULONG ulReserved[4];
  566. }ENABLE_DISP_POWER_GATING_PS_ALLOCATION;
  567. /****************************************************************************/
  568. // Structure used by EnableASIC_StaticPwrMgtTable.ctb
  569. /****************************************************************************/
  570. typedef struct _ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  571. {
  572. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  573. UCHAR ucPadding[3];
  574. }ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS;
  575. #define ENABLE_ASIC_STATIC_PWR_MGT_PS_ALLOCATION ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  576. /****************************************************************************/
  577. // Structures used by DAC_LoadDetectionTable.ctb
  578. /****************************************************************************/
  579. typedef struct _DAC_LOAD_DETECTION_PARAMETERS
  580. {
  581. USHORT usDeviceID; //{ATOM_DEVICE_CRTx_SUPPORT,ATOM_DEVICE_TVx_SUPPORT,ATOM_DEVICE_CVx_SUPPORT}
  582. UCHAR ucDacType; //{ATOM_DAC_A,ATOM_DAC_B, ATOM_EXT_DAC}
  583. UCHAR ucMisc; //Valid only when table revision =1.3 and above
  584. }DAC_LOAD_DETECTION_PARAMETERS;
  585. // DAC_LOAD_DETECTION_PARAMETERS.ucMisc
  586. #define DAC_LOAD_MISC_YPrPb 0x01
  587. typedef struct _DAC_LOAD_DETECTION_PS_ALLOCATION
  588. {
  589. DAC_LOAD_DETECTION_PARAMETERS sDacload;
  590. ULONG Reserved[2];// Don't set this one, allocation for EXT DAC
  591. }DAC_LOAD_DETECTION_PS_ALLOCATION;
  592. /****************************************************************************/
  593. // Structures used by DAC1EncoderControlTable.ctb and DAC2EncoderControlTable.ctb
  594. /****************************************************************************/
  595. typedef struct _DAC_ENCODER_CONTROL_PARAMETERS
  596. {
  597. USHORT usPixelClock; // in 10KHz; for bios convenient
  598. UCHAR ucDacStandard; // See definition of ATOM_DACx_xxx, For DEC3.0, bit 7 used as internal flag to indicate DAC2 (==1) or DAC1 (==0)
  599. UCHAR ucAction; // 0: turn off encoder
  600. // 1: setup and turn on encoder
  601. // 7: ATOM_ENCODER_INIT Initialize DAC
  602. }DAC_ENCODER_CONTROL_PARAMETERS;
  603. #define DAC_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PARAMETERS
  604. /****************************************************************************/
  605. // Structures used by DIG1EncoderControlTable
  606. // DIG2EncoderControlTable
  607. // ExternalEncoderControlTable
  608. /****************************************************************************/
  609. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS
  610. {
  611. USHORT usPixelClock; // in 10KHz; for bios convenient
  612. UCHAR ucConfig;
  613. // [2] Link Select:
  614. // =0: PHY linkA if bfLane<3
  615. // =1: PHY linkB if bfLanes<3
  616. // =0: PHY linkA+B if bfLanes=3
  617. // [3] Transmitter Sel
  618. // =0: UNIPHY or PCIEPHY
  619. // =1: LVTMA
  620. UCHAR ucAction; // =0: turn off encoder
  621. // =1: turn on encoder
  622. UCHAR ucEncoderMode;
  623. // =0: DP encoder
  624. // =1: LVDS encoder
  625. // =2: DVI encoder
  626. // =3: HDMI encoder
  627. // =4: SDVO encoder
  628. UCHAR ucLaneNum; // how many lanes to enable
  629. UCHAR ucReserved[2];
  630. }DIG_ENCODER_CONTROL_PARAMETERS;
  631. #define DIG_ENCODER_CONTROL_PS_ALLOCATION DIG_ENCODER_CONTROL_PARAMETERS
  632. #define EXTERNAL_ENCODER_CONTROL_PARAMETER DIG_ENCODER_CONTROL_PARAMETERS
  633. //ucConfig
  634. #define ATOM_ENCODER_CONFIG_DPLINKRATE_MASK 0x01
  635. #define ATOM_ENCODER_CONFIG_DPLINKRATE_1_62GHZ 0x00
  636. #define ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ 0x01
  637. #define ATOM_ENCODER_CONFIG_DPLINKRATE_5_40GHZ 0x02
  638. #define ATOM_ENCODER_CONFIG_LINK_SEL_MASK 0x04
  639. #define ATOM_ENCODER_CONFIG_LINKA 0x00
  640. #define ATOM_ENCODER_CONFIG_LINKB 0x04
  641. #define ATOM_ENCODER_CONFIG_LINKA_B ATOM_TRANSMITTER_CONFIG_LINKA
  642. #define ATOM_ENCODER_CONFIG_LINKB_A ATOM_ENCODER_CONFIG_LINKB
  643. #define ATOM_ENCODER_CONFIG_TRANSMITTER_SEL_MASK 0x08
  644. #define ATOM_ENCODER_CONFIG_UNIPHY 0x00
  645. #define ATOM_ENCODER_CONFIG_LVTMA 0x08
  646. #define ATOM_ENCODER_CONFIG_TRANSMITTER1 0x00
  647. #define ATOM_ENCODER_CONFIG_TRANSMITTER2 0x08
  648. #define ATOM_ENCODER_CONFIG_DIGB 0x80 // VBIOS Internal use, outside SW should set this bit=0
  649. // ucAction
  650. // ATOM_ENABLE: Enable Encoder
  651. // ATOM_DISABLE: Disable Encoder
  652. //ucEncoderMode
  653. #define ATOM_ENCODER_MODE_DP 0
  654. #define ATOM_ENCODER_MODE_LVDS 1
  655. #define ATOM_ENCODER_MODE_DVI 2
  656. #define ATOM_ENCODER_MODE_HDMI 3
  657. #define ATOM_ENCODER_MODE_SDVO 4
  658. #define ATOM_ENCODER_MODE_DP_AUDIO 5
  659. #define ATOM_ENCODER_MODE_TV 13
  660. #define ATOM_ENCODER_MODE_CV 14
  661. #define ATOM_ENCODER_MODE_CRT 15
  662. #define ATOM_ENCODER_MODE_DVO 16
  663. #define ATOM_ENCODER_MODE_DP_SST ATOM_ENCODER_MODE_DP // For DP1.2
  664. #define ATOM_ENCODER_MODE_DP_MST 5 // For DP1.2
  665. typedef struct _ATOM_DIG_ENCODER_CONFIG_V2
  666. {
  667. #if ATOM_BIG_ENDIAN
  668. UCHAR ucReserved1:2;
  669. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  670. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  671. UCHAR ucReserved:1;
  672. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  673. #else
  674. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  675. UCHAR ucReserved:1;
  676. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  677. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  678. UCHAR ucReserved1:2;
  679. #endif
  680. }ATOM_DIG_ENCODER_CONFIG_V2;
  681. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V2
  682. {
  683. USHORT usPixelClock; // in 10KHz; for bios convenient
  684. ATOM_DIG_ENCODER_CONFIG_V2 acConfig;
  685. UCHAR ucAction;
  686. UCHAR ucEncoderMode;
  687. // =0: DP encoder
  688. // =1: LVDS encoder
  689. // =2: DVI encoder
  690. // =3: HDMI encoder
  691. // =4: SDVO encoder
  692. UCHAR ucLaneNum; // how many lanes to enable
  693. UCHAR ucStatus; // = DP_LINK_TRAINING_COMPLETE or DP_LINK_TRAINING_INCOMPLETE, only used by VBIOS with command ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS
  694. UCHAR ucReserved;
  695. }DIG_ENCODER_CONTROL_PARAMETERS_V2;
  696. //ucConfig
  697. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_MASK 0x01
  698. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_1_62GHZ 0x00
  699. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_2_70GHZ 0x01
  700. #define ATOM_ENCODER_CONFIG_V2_LINK_SEL_MASK 0x04
  701. #define ATOM_ENCODER_CONFIG_V2_LINKA 0x00
  702. #define ATOM_ENCODER_CONFIG_V2_LINKB 0x04
  703. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER_SEL_MASK 0x18
  704. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER1 0x00
  705. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER2 0x08
  706. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER3 0x10
  707. // ucAction:
  708. // ATOM_DISABLE
  709. // ATOM_ENABLE
  710. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_START 0x08
  711. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 0x09
  712. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 0x0a
  713. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 0x13
  714. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE 0x0b
  715. #define ATOM_ENCODER_CMD_DP_VIDEO_OFF 0x0c
  716. #define ATOM_ENCODER_CMD_DP_VIDEO_ON 0x0d
  717. #define ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS 0x0e
  718. #define ATOM_ENCODER_CMD_SETUP 0x0f
  719. #define ATOM_ENCODER_CMD_SETUP_PANEL_MODE 0x10
  720. // ucStatus
  721. #define ATOM_ENCODER_STATUS_LINK_TRAINING_COMPLETE 0x10
  722. #define ATOM_ENCODER_STATUS_LINK_TRAINING_INCOMPLETE 0x00
  723. //ucTableFormatRevision=1
  724. //ucTableContentRevision=3
  725. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  726. typedef struct _ATOM_DIG_ENCODER_CONFIG_V3
  727. {
  728. #if ATOM_BIG_ENDIAN
  729. UCHAR ucReserved1:1;
  730. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  731. UCHAR ucReserved:3;
  732. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  733. #else
  734. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  735. UCHAR ucReserved:3;
  736. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  737. UCHAR ucReserved1:1;
  738. #endif
  739. }ATOM_DIG_ENCODER_CONFIG_V3;
  740. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  741. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  742. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  743. #define ATOM_ENCODER_CONFIG_V3_ENCODER_SEL 0x70
  744. #define ATOM_ENCODER_CONFIG_V3_DIG0_ENCODER 0x00
  745. #define ATOM_ENCODER_CONFIG_V3_DIG1_ENCODER 0x10
  746. #define ATOM_ENCODER_CONFIG_V3_DIG2_ENCODER 0x20
  747. #define ATOM_ENCODER_CONFIG_V3_DIG3_ENCODER 0x30
  748. #define ATOM_ENCODER_CONFIG_V3_DIG4_ENCODER 0x40
  749. #define ATOM_ENCODER_CONFIG_V3_DIG5_ENCODER 0x50
  750. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V3
  751. {
  752. USHORT usPixelClock; // in 10KHz; for bios convenient
  753. ATOM_DIG_ENCODER_CONFIG_V3 acConfig;
  754. UCHAR ucAction;
  755. union{
  756. UCHAR ucEncoderMode;
  757. // =0: DP encoder
  758. // =1: LVDS encoder
  759. // =2: DVI encoder
  760. // =3: HDMI encoder
  761. // =4: SDVO encoder
  762. // =5: DP audio
  763. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  764. // =0: external DP
  765. // =0x1: internal DP2
  766. // =0x11: internal DP1 for NutMeg/Travis DP translator
  767. };
  768. UCHAR ucLaneNum; // how many lanes to enable
  769. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  770. UCHAR ucReserved;
  771. }DIG_ENCODER_CONTROL_PARAMETERS_V3;
  772. //ucTableFormatRevision=1
  773. //ucTableContentRevision=4
  774. // start from NI
  775. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  776. typedef struct _ATOM_DIG_ENCODER_CONFIG_V4
  777. {
  778. #if ATOM_BIG_ENDIAN
  779. UCHAR ucReserved1:1;
  780. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  781. UCHAR ucReserved:2;
  782. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  783. #else
  784. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  785. UCHAR ucReserved:2;
  786. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  787. UCHAR ucReserved1:1;
  788. #endif
  789. }ATOM_DIG_ENCODER_CONFIG_V4;
  790. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_MASK 0x03
  791. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ 0x00
  792. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ 0x01
  793. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ 0x02
  794. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ 0x03
  795. #define ATOM_ENCODER_CONFIG_V4_ENCODER_SEL 0x70
  796. #define ATOM_ENCODER_CONFIG_V4_DIG0_ENCODER 0x00
  797. #define ATOM_ENCODER_CONFIG_V4_DIG1_ENCODER 0x10
  798. #define ATOM_ENCODER_CONFIG_V4_DIG2_ENCODER 0x20
  799. #define ATOM_ENCODER_CONFIG_V4_DIG3_ENCODER 0x30
  800. #define ATOM_ENCODER_CONFIG_V4_DIG4_ENCODER 0x40
  801. #define ATOM_ENCODER_CONFIG_V4_DIG5_ENCODER 0x50
  802. #define ATOM_ENCODER_CONFIG_V4_DIG6_ENCODER 0x60
  803. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V4
  804. {
  805. USHORT usPixelClock; // in 10KHz; for bios convenient
  806. union{
  807. ATOM_DIG_ENCODER_CONFIG_V4 acConfig;
  808. UCHAR ucConfig;
  809. };
  810. UCHAR ucAction;
  811. union{
  812. UCHAR ucEncoderMode;
  813. // =0: DP encoder
  814. // =1: LVDS encoder
  815. // =2: DVI encoder
  816. // =3: HDMI encoder
  817. // =4: SDVO encoder
  818. // =5: DP audio
  819. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  820. // =0: external DP
  821. // =0x1: internal DP2
  822. // =0x11: internal DP1 for NutMeg/Travis DP translator
  823. };
  824. UCHAR ucLaneNum; // how many lanes to enable
  825. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  826. UCHAR ucHPD_ID; // HPD ID (1-6). =0 means to skip HDP programming. New comparing to previous version
  827. }DIG_ENCODER_CONTROL_PARAMETERS_V4;
  828. // define ucBitPerColor:
  829. #define PANEL_BPC_UNDEFINE 0x00
  830. #define PANEL_6BIT_PER_COLOR 0x01
  831. #define PANEL_8BIT_PER_COLOR 0x02
  832. #define PANEL_10BIT_PER_COLOR 0x03
  833. #define PANEL_12BIT_PER_COLOR 0x04
  834. #define PANEL_16BIT_PER_COLOR 0x05
  835. //define ucPanelMode
  836. #define DP_PANEL_MODE_EXTERNAL_DP_MODE 0x00
  837. #define DP_PANEL_MODE_INTERNAL_DP2_MODE 0x01
  838. #define DP_PANEL_MODE_INTERNAL_DP1_MODE 0x11
  839. /****************************************************************************/
  840. // Structures used by UNIPHYTransmitterControlTable
  841. // LVTMATransmitterControlTable
  842. // DVOOutputControlTable
  843. /****************************************************************************/
  844. typedef struct _ATOM_DP_VS_MODE
  845. {
  846. UCHAR ucLaneSel;
  847. UCHAR ucLaneSet;
  848. }ATOM_DP_VS_MODE;
  849. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS
  850. {
  851. union
  852. {
  853. USHORT usPixelClock; // in 10KHz; for bios convenient
  854. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  855. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  856. };
  857. UCHAR ucConfig;
  858. // [0]=0: 4 lane Link,
  859. // =1: 8 lane Link ( Dual Links TMDS )
  860. // [1]=0: InCoherent mode
  861. // =1: Coherent Mode
  862. // [2] Link Select:
  863. // =0: PHY linkA if bfLane<3
  864. // =1: PHY linkB if bfLanes<3
  865. // =0: PHY linkA+B if bfLanes=3
  866. // [5:4]PCIE lane Sel
  867. // =0: lane 0~3 or 0~7
  868. // =1: lane 4~7
  869. // =2: lane 8~11 or 8~15
  870. // =3: lane 12~15
  871. UCHAR ucAction; // =0: turn off encoder
  872. // =1: turn on encoder
  873. UCHAR ucReserved[4];
  874. }DIG_TRANSMITTER_CONTROL_PARAMETERS;
  875. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PARAMETERS
  876. //ucInitInfo
  877. #define ATOM_TRAMITTER_INITINFO_CONNECTOR_MASK 0x00ff
  878. //ucConfig
  879. #define ATOM_TRANSMITTER_CONFIG_8LANE_LINK 0x01
  880. #define ATOM_TRANSMITTER_CONFIG_COHERENT 0x02
  881. #define ATOM_TRANSMITTER_CONFIG_LINK_SEL_MASK 0x04
  882. #define ATOM_TRANSMITTER_CONFIG_LINKA 0x00
  883. #define ATOM_TRANSMITTER_CONFIG_LINKB 0x04
  884. #define ATOM_TRANSMITTER_CONFIG_LINKA_B 0x00
  885. #define ATOM_TRANSMITTER_CONFIG_LINKB_A 0x04
  886. #define ATOM_TRANSMITTER_CONFIG_ENCODER_SEL_MASK 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  887. #define ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER 0x00 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  888. #define ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  889. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_MASK 0x30
  890. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL 0x00
  891. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PCIE 0x20
  892. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_XTALIN 0x30
  893. #define ATOM_TRANSMITTER_CONFIG_LANE_SEL_MASK 0xc0
  894. #define ATOM_TRANSMITTER_CONFIG_LANE_0_3 0x00
  895. #define ATOM_TRANSMITTER_CONFIG_LANE_0_7 0x00
  896. #define ATOM_TRANSMITTER_CONFIG_LANE_4_7 0x40
  897. #define ATOM_TRANSMITTER_CONFIG_LANE_8_11 0x80
  898. #define ATOM_TRANSMITTER_CONFIG_LANE_8_15 0x80
  899. #define ATOM_TRANSMITTER_CONFIG_LANE_12_15 0xc0
  900. //ucAction
  901. #define ATOM_TRANSMITTER_ACTION_DISABLE 0
  902. #define ATOM_TRANSMITTER_ACTION_ENABLE 1
  903. #define ATOM_TRANSMITTER_ACTION_LCD_BLOFF 2
  904. #define ATOM_TRANSMITTER_ACTION_LCD_BLON 3
  905. #define ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL 4
  906. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START 5
  907. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP 6
  908. #define ATOM_TRANSMITTER_ACTION_INIT 7
  909. #define ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT 8
  910. #define ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT 9
  911. #define ATOM_TRANSMITTER_ACTION_SETUP 10
  912. #define ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH 11
  913. #define ATOM_TRANSMITTER_ACTION_POWER_ON 12
  914. #define ATOM_TRANSMITTER_ACTION_POWER_OFF 13
  915. // Following are used for DigTransmitterControlTable ver1.2
  916. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V2
  917. {
  918. #if ATOM_BIG_ENDIAN
  919. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  920. // =1 Dig Transmitter 2 ( Uniphy CD )
  921. // =2 Dig Transmitter 3 ( Uniphy EF )
  922. UCHAR ucReserved:1;
  923. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  924. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  925. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  926. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  927. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  928. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  929. #else
  930. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  931. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  932. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  933. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  934. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  935. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  936. UCHAR ucReserved:1;
  937. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  938. // =1 Dig Transmitter 2 ( Uniphy CD )
  939. // =2 Dig Transmitter 3 ( Uniphy EF )
  940. #endif
  941. }ATOM_DIG_TRANSMITTER_CONFIG_V2;
  942. //ucConfig
  943. //Bit0
  944. #define ATOM_TRANSMITTER_CONFIG_V2_DUAL_LINK_CONNECTOR 0x01
  945. //Bit1
  946. #define ATOM_TRANSMITTER_CONFIG_V2_COHERENT 0x02
  947. //Bit2
  948. #define ATOM_TRANSMITTER_CONFIG_V2_LINK_SEL_MASK 0x04
  949. #define ATOM_TRANSMITTER_CONFIG_V2_LINKA 0x00
  950. #define ATOM_TRANSMITTER_CONFIG_V2_LINKB 0x04
  951. // Bit3
  952. #define ATOM_TRANSMITTER_CONFIG_V2_ENCODER_SEL_MASK 0x08
  953. #define ATOM_TRANSMITTER_CONFIG_V2_DIG1_ENCODER 0x00 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  954. #define ATOM_TRANSMITTER_CONFIG_V2_DIG2_ENCODER 0x08 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  955. // Bit4
  956. #define ATOM_TRASMITTER_CONFIG_V2_DP_CONNECTOR 0x10
  957. // Bit7:6
  958. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER_SEL_MASK 0xC0
  959. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER1 0x00 //AB
  960. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER2 0x40 //CD
  961. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER3 0x80 //EF
  962. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V2
  963. {
  964. union
  965. {
  966. USHORT usPixelClock; // in 10KHz; for bios convenient
  967. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  968. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  969. };
  970. ATOM_DIG_TRANSMITTER_CONFIG_V2 acConfig;
  971. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  972. UCHAR ucReserved[4];
  973. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V2;
  974. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V3
  975. {
  976. #if ATOM_BIG_ENDIAN
  977. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  978. // =1 Dig Transmitter 2 ( Uniphy CD )
  979. // =2 Dig Transmitter 3 ( Uniphy EF )
  980. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  981. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  982. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  983. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  984. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  985. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  986. #else
  987. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  988. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  989. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  990. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  991. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  992. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  993. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  994. // =1 Dig Transmitter 2 ( Uniphy CD )
  995. // =2 Dig Transmitter 3 ( Uniphy EF )
  996. #endif
  997. }ATOM_DIG_TRANSMITTER_CONFIG_V3;
  998. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V3
  999. {
  1000. union
  1001. {
  1002. USHORT usPixelClock; // in 10KHz; for bios convenient
  1003. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1004. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  1005. };
  1006. ATOM_DIG_TRANSMITTER_CONFIG_V3 acConfig;
  1007. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1008. UCHAR ucLaneNum;
  1009. UCHAR ucReserved[3];
  1010. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V3;
  1011. //ucConfig
  1012. //Bit0
  1013. #define ATOM_TRANSMITTER_CONFIG_V3_DUAL_LINK_CONNECTOR 0x01
  1014. //Bit1
  1015. #define ATOM_TRANSMITTER_CONFIG_V3_COHERENT 0x02
  1016. //Bit2
  1017. #define ATOM_TRANSMITTER_CONFIG_V3_LINK_SEL_MASK 0x04
  1018. #define ATOM_TRANSMITTER_CONFIG_V3_LINKA 0x00
  1019. #define ATOM_TRANSMITTER_CONFIG_V3_LINKB 0x04
  1020. // Bit3
  1021. #define ATOM_TRANSMITTER_CONFIG_V3_ENCODER_SEL_MASK 0x08
  1022. #define ATOM_TRANSMITTER_CONFIG_V3_DIG1_ENCODER 0x00
  1023. #define ATOM_TRANSMITTER_CONFIG_V3_DIG2_ENCODER 0x08
  1024. // Bit5:4
  1025. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SEL_MASK 0x30
  1026. #define ATOM_TRASMITTER_CONFIG_V3_P1PLL 0x00
  1027. #define ATOM_TRASMITTER_CONFIG_V3_P2PLL 0x10
  1028. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SRC_EXT 0x20
  1029. // Bit7:6
  1030. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER_SEL_MASK 0xC0
  1031. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER1 0x00 //AB
  1032. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER2 0x40 //CD
  1033. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER3 0x80 //EF
  1034. /****************************************************************************/
  1035. // Structures used by UNIPHYTransmitterControlTable V1.4
  1036. // ASIC Families: NI
  1037. // ucTableFormatRevision=1
  1038. // ucTableContentRevision=4
  1039. /****************************************************************************/
  1040. typedef struct _ATOM_DP_VS_MODE_V4
  1041. {
  1042. UCHAR ucLaneSel;
  1043. union
  1044. {
  1045. UCHAR ucLaneSet;
  1046. struct {
  1047. #if ATOM_BIG_ENDIAN
  1048. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1049. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1050. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1051. #else
  1052. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1053. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1054. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1055. #endif
  1056. };
  1057. };
  1058. }ATOM_DP_VS_MODE_V4;
  1059. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V4
  1060. {
  1061. #if ATOM_BIG_ENDIAN
  1062. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1063. // =1 Dig Transmitter 2 ( Uniphy CD )
  1064. // =2 Dig Transmitter 3 ( Uniphy EF )
  1065. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1066. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1067. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1068. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1069. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1070. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1071. #else
  1072. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1073. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1074. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1075. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1076. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1077. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1078. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1079. // =1 Dig Transmitter 2 ( Uniphy CD )
  1080. // =2 Dig Transmitter 3 ( Uniphy EF )
  1081. #endif
  1082. }ATOM_DIG_TRANSMITTER_CONFIG_V4;
  1083. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V4
  1084. {
  1085. union
  1086. {
  1087. USHORT usPixelClock; // in 10KHz; for bios convenient
  1088. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1089. ATOM_DP_VS_MODE_V4 asMode; // DP Voltage swing mode Redefined comparing to previous version
  1090. };
  1091. union
  1092. {
  1093. ATOM_DIG_TRANSMITTER_CONFIG_V4 acConfig;
  1094. UCHAR ucConfig;
  1095. };
  1096. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1097. UCHAR ucLaneNum;
  1098. UCHAR ucReserved[3];
  1099. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V4;
  1100. //ucConfig
  1101. //Bit0
  1102. #define ATOM_TRANSMITTER_CONFIG_V4_DUAL_LINK_CONNECTOR 0x01
  1103. //Bit1
  1104. #define ATOM_TRANSMITTER_CONFIG_V4_COHERENT 0x02
  1105. //Bit2
  1106. #define ATOM_TRANSMITTER_CONFIG_V4_LINK_SEL_MASK 0x04
  1107. #define ATOM_TRANSMITTER_CONFIG_V4_LINKA 0x00
  1108. #define ATOM_TRANSMITTER_CONFIG_V4_LINKB 0x04
  1109. // Bit3
  1110. #define ATOM_TRANSMITTER_CONFIG_V4_ENCODER_SEL_MASK 0x08
  1111. #define ATOM_TRANSMITTER_CONFIG_V4_DIG1_ENCODER 0x00
  1112. #define ATOM_TRANSMITTER_CONFIG_V4_DIG2_ENCODER 0x08
  1113. // Bit5:4
  1114. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SEL_MASK 0x30
  1115. #define ATOM_TRANSMITTER_CONFIG_V4_P1PLL 0x00
  1116. #define ATOM_TRANSMITTER_CONFIG_V4_P2PLL 0x10
  1117. #define ATOM_TRANSMITTER_CONFIG_V4_DCPLL 0x20 // New in _V4
  1118. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SRC_EXT 0x30 // Changed comparing to V3
  1119. // Bit7:6
  1120. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER_SEL_MASK 0xC0
  1121. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER1 0x00 //AB
  1122. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER2 0x40 //CD
  1123. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER3 0x80 //EF
  1124. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V5
  1125. {
  1126. #if ATOM_BIG_ENDIAN
  1127. UCHAR ucReservd1:1;
  1128. UCHAR ucHPDSel:3;
  1129. UCHAR ucPhyClkSrcId:2;
  1130. UCHAR ucCoherentMode:1;
  1131. UCHAR ucReserved:1;
  1132. #else
  1133. UCHAR ucReserved:1;
  1134. UCHAR ucCoherentMode:1;
  1135. UCHAR ucPhyClkSrcId:2;
  1136. UCHAR ucHPDSel:3;
  1137. UCHAR ucReservd1:1;
  1138. #endif
  1139. }ATOM_DIG_TRANSMITTER_CONFIG_V5;
  1140. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1141. {
  1142. USHORT usSymClock; // Encoder Clock in 10kHz,(DP mode)= linkclock/10, (TMDS/LVDS/HDMI)= pixel clock, (HDMI deep color), =pixel clock * deep_color_ratio
  1143. UCHAR ucPhyId; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  1144. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_xxx
  1145. UCHAR ucLaneNum; // indicate lane number 1-8
  1146. UCHAR ucConnObjId; // Connector Object Id defined in ObjectId.h
  1147. UCHAR ucDigMode; // indicate DIG mode
  1148. union{
  1149. ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1150. UCHAR ucConfig;
  1151. };
  1152. UCHAR ucDigEncoderSel; // indicate DIG front end encoder
  1153. UCHAR ucDPLaneSet;
  1154. UCHAR ucReserved;
  1155. UCHAR ucReserved1;
  1156. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5;
  1157. //ucPhyId
  1158. #define ATOM_PHY_ID_UNIPHYA 0
  1159. #define ATOM_PHY_ID_UNIPHYB 1
  1160. #define ATOM_PHY_ID_UNIPHYC 2
  1161. #define ATOM_PHY_ID_UNIPHYD 3
  1162. #define ATOM_PHY_ID_UNIPHYE 4
  1163. #define ATOM_PHY_ID_UNIPHYF 5
  1164. #define ATOM_PHY_ID_UNIPHYG 6
  1165. // ucDigEncoderSel
  1166. #define ATOM_TRANMSITTER_V5__DIGA_SEL 0x01
  1167. #define ATOM_TRANMSITTER_V5__DIGB_SEL 0x02
  1168. #define ATOM_TRANMSITTER_V5__DIGC_SEL 0x04
  1169. #define ATOM_TRANMSITTER_V5__DIGD_SEL 0x08
  1170. #define ATOM_TRANMSITTER_V5__DIGE_SEL 0x10
  1171. #define ATOM_TRANMSITTER_V5__DIGF_SEL 0x20
  1172. #define ATOM_TRANMSITTER_V5__DIGG_SEL 0x40
  1173. // ucDigMode
  1174. #define ATOM_TRANSMITTER_DIGMODE_V5_DP 0
  1175. #define ATOM_TRANSMITTER_DIGMODE_V5_LVDS 1
  1176. #define ATOM_TRANSMITTER_DIGMODE_V5_DVI 2
  1177. #define ATOM_TRANSMITTER_DIGMODE_V5_HDMI 3
  1178. #define ATOM_TRANSMITTER_DIGMODE_V5_SDVO 4
  1179. #define ATOM_TRANSMITTER_DIGMODE_V5_DP_MST 5
  1180. // ucDPLaneSet
  1181. #define DP_LANE_SET__0DB_0_4V 0x00
  1182. #define DP_LANE_SET__0DB_0_6V 0x01
  1183. #define DP_LANE_SET__0DB_0_8V 0x02
  1184. #define DP_LANE_SET__0DB_1_2V 0x03
  1185. #define DP_LANE_SET__3_5DB_0_4V 0x08
  1186. #define DP_LANE_SET__3_5DB_0_6V 0x09
  1187. #define DP_LANE_SET__3_5DB_0_8V 0x0a
  1188. #define DP_LANE_SET__6DB_0_4V 0x10
  1189. #define DP_LANE_SET__6DB_0_6V 0x11
  1190. #define DP_LANE_SET__9_5DB_0_4V 0x18
  1191. // ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1192. // Bit1
  1193. #define ATOM_TRANSMITTER_CONFIG_V5_COHERENT 0x02
  1194. // Bit3:2
  1195. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_MASK 0x0c
  1196. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_SHIFT 0x02
  1197. #define ATOM_TRANSMITTER_CONFIG_V5_P1PLL 0x00
  1198. #define ATOM_TRANSMITTER_CONFIG_V5_P2PLL 0x04
  1199. #define ATOM_TRANSMITTER_CONFIG_V5_P0PLL 0x08
  1200. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SRC_EXT 0x0c
  1201. // Bit6:4
  1202. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_MASK 0x70
  1203. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_SHIFT 0x04
  1204. #define ATOM_TRANSMITTER_CONFIG_V5_NO_HPD_SEL 0x00
  1205. #define ATOM_TRANSMITTER_CONFIG_V5_HPD1_SEL 0x10
  1206. #define ATOM_TRANSMITTER_CONFIG_V5_HPD2_SEL 0x20
  1207. #define ATOM_TRANSMITTER_CONFIG_V5_HPD3_SEL 0x30
  1208. #define ATOM_TRANSMITTER_CONFIG_V5_HPD4_SEL 0x40
  1209. #define ATOM_TRANSMITTER_CONFIG_V5_HPD5_SEL 0x50
  1210. #define ATOM_TRANSMITTER_CONFIG_V5_HPD6_SEL 0x60
  1211. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION_V1_5 DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1212. /****************************************************************************/
  1213. // Structures used by ExternalEncoderControlTable V1.3
  1214. // ASIC Families: Evergreen, Llano, NI
  1215. // ucTableFormatRevision=1
  1216. // ucTableContentRevision=3
  1217. /****************************************************************************/
  1218. typedef struct _EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3
  1219. {
  1220. union{
  1221. USHORT usPixelClock; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
  1222. USHORT usConnectorId; // connector id, valid when ucAction = INIT
  1223. };
  1224. UCHAR ucConfig; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
  1225. UCHAR ucAction; //
  1226. UCHAR ucEncoderMode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
  1227. UCHAR ucLaneNum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
  1228. UCHAR ucBitPerColor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
  1229. UCHAR ucReserved;
  1230. }EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3;
  1231. // ucAction
  1232. #define EXTERANL_ENCODER_ACTION_V3_DISABLE_OUTPUT 0x00
  1233. #define EXTERANL_ENCODER_ACTION_V3_ENABLE_OUTPUT 0x01
  1234. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT 0x07
  1235. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP 0x0f
  1236. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF 0x10
  1237. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING 0x11
  1238. #define EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION 0x12
  1239. #define EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP 0x14
  1240. // ucConfig
  1241. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  1242. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  1243. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  1244. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ 0x02
  1245. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS 0x70
  1246. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 0x00
  1247. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 0x10
  1248. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 0x20
  1249. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3
  1250. {
  1251. EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3 sExtEncoder;
  1252. ULONG ulReserved[2];
  1253. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3;
  1254. /****************************************************************************/
  1255. // Structures used by DAC1OuputControlTable
  1256. // DAC2OuputControlTable
  1257. // LVTMAOutputControlTable (Before DEC30)
  1258. // TMDSAOutputControlTable (Before DEC30)
  1259. /****************************************************************************/
  1260. typedef struct _DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1261. {
  1262. UCHAR ucAction; // Possible input:ATOM_ENABLE||ATOMDISABLE
  1263. // When the display is LCD, in addition to above:
  1264. // ATOM_LCD_BLOFF|| ATOM_LCD_BLON ||ATOM_LCD_BL_BRIGHTNESS_CONTROL||ATOM_LCD_SELFTEST_START||
  1265. // ATOM_LCD_SELFTEST_STOP
  1266. UCHAR aucPadding[3]; // padding to DWORD aligned
  1267. }DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS;
  1268. #define DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1269. #define CRT1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1270. #define CRT1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1271. #define CRT2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1272. #define CRT2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1273. #define CV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1274. #define CV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1275. #define TV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1276. #define TV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1277. #define DFP1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1278. #define DFP1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1279. #define DFP2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1280. #define DFP2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1281. #define LCD1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1282. #define LCD1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1283. #define DVO_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1284. #define DVO_OUTPUT_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PS_ALLOCATION
  1285. #define DVO_OUTPUT_CONTROL_PARAMETERS_V3 DIG_TRANSMITTER_CONTROL_PARAMETERS
  1286. typedef struct _LVTMA_OUTPUT_CONTROL_PARAMETERS_V2
  1287. {
  1288. // Possible value of ucAction
  1289. // ATOM_TRANSMITTER_ACTION_LCD_BLON
  1290. // ATOM_TRANSMITTER_ACTION_LCD_BLOFF
  1291. // ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL
  1292. // ATOM_TRANSMITTER_ACTION_POWER_ON
  1293. // ATOM_TRANSMITTER_ACTION_POWER_OFF
  1294. UCHAR ucAction;
  1295. UCHAR ucBriLevel;
  1296. USHORT usPwmFreq; // in unit of Hz, 200 means 200Hz
  1297. }LVTMA_OUTPUT_CONTROL_PARAMETERS_V2;
  1298. /****************************************************************************/
  1299. // Structures used by BlankCRTCTable
  1300. /****************************************************************************/
  1301. typedef struct _BLANK_CRTC_PARAMETERS
  1302. {
  1303. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1304. UCHAR ucBlanking; // ATOM_BLANKING or ATOM_BLANKINGOFF
  1305. USHORT usBlackColorRCr;
  1306. USHORT usBlackColorGY;
  1307. USHORT usBlackColorBCb;
  1308. }BLANK_CRTC_PARAMETERS;
  1309. #define BLANK_CRTC_PS_ALLOCATION BLANK_CRTC_PARAMETERS
  1310. /****************************************************************************/
  1311. // Structures used by EnableCRTCTable
  1312. // EnableCRTCMemReqTable
  1313. // UpdateCRTC_DoubleBufferRegistersTable
  1314. /****************************************************************************/
  1315. typedef struct _ENABLE_CRTC_PARAMETERS
  1316. {
  1317. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1318. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1319. UCHAR ucPadding[2];
  1320. }ENABLE_CRTC_PARAMETERS;
  1321. #define ENABLE_CRTC_PS_ALLOCATION ENABLE_CRTC_PARAMETERS
  1322. /****************************************************************************/
  1323. // Structures used by SetCRTC_OverScanTable
  1324. /****************************************************************************/
  1325. typedef struct _SET_CRTC_OVERSCAN_PARAMETERS
  1326. {
  1327. USHORT usOverscanRight; // right
  1328. USHORT usOverscanLeft; // left
  1329. USHORT usOverscanBottom; // bottom
  1330. USHORT usOverscanTop; // top
  1331. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1332. UCHAR ucPadding[3];
  1333. }SET_CRTC_OVERSCAN_PARAMETERS;
  1334. #define SET_CRTC_OVERSCAN_PS_ALLOCATION SET_CRTC_OVERSCAN_PARAMETERS
  1335. /****************************************************************************/
  1336. // Structures used by SetCRTC_ReplicationTable
  1337. /****************************************************************************/
  1338. typedef struct _SET_CRTC_REPLICATION_PARAMETERS
  1339. {
  1340. UCHAR ucH_Replication; // horizontal replication
  1341. UCHAR ucV_Replication; // vertical replication
  1342. UCHAR usCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1343. UCHAR ucPadding;
  1344. }SET_CRTC_REPLICATION_PARAMETERS;
  1345. #define SET_CRTC_REPLICATION_PS_ALLOCATION SET_CRTC_REPLICATION_PARAMETERS
  1346. /****************************************************************************/
  1347. // Structures used by SelectCRTC_SourceTable
  1348. /****************************************************************************/
  1349. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS
  1350. {
  1351. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1352. UCHAR ucDevice; // ATOM_DEVICE_CRT1|ATOM_DEVICE_CRT2|....
  1353. UCHAR ucPadding[2];
  1354. }SELECT_CRTC_SOURCE_PARAMETERS;
  1355. #define SELECT_CRTC_SOURCE_PS_ALLOCATION SELECT_CRTC_SOURCE_PARAMETERS
  1356. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V2
  1357. {
  1358. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1359. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  1360. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  1361. UCHAR ucPadding;
  1362. }SELECT_CRTC_SOURCE_PARAMETERS_V2;
  1363. //ucEncoderID
  1364. //#define ASIC_INT_DAC1_ENCODER_ID 0x00
  1365. //#define ASIC_INT_TV_ENCODER_ID 0x02
  1366. //#define ASIC_INT_DIG1_ENCODER_ID 0x03
  1367. //#define ASIC_INT_DAC2_ENCODER_ID 0x04
  1368. //#define ASIC_EXT_TV_ENCODER_ID 0x06
  1369. //#define ASIC_INT_DVO_ENCODER_ID 0x07
  1370. //#define ASIC_INT_DIG2_ENCODER_ID 0x09
  1371. //#define ASIC_EXT_DIG_ENCODER_ID 0x05
  1372. //ucEncodeMode
  1373. //#define ATOM_ENCODER_MODE_DP 0
  1374. //#define ATOM_ENCODER_MODE_LVDS 1
  1375. //#define ATOM_ENCODER_MODE_DVI 2
  1376. //#define ATOM_ENCODER_MODE_HDMI 3
  1377. //#define ATOM_ENCODER_MODE_SDVO 4
  1378. //#define ATOM_ENCODER_MODE_TV 13
  1379. //#define ATOM_ENCODER_MODE_CV 14
  1380. //#define ATOM_ENCODER_MODE_CRT 15
  1381. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V3
  1382. {
  1383. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1384. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  1385. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  1386. UCHAR ucDstBpc; // PANEL_6/8/10/12BIT_PER_COLOR
  1387. }SELECT_CRTC_SOURCE_PARAMETERS_V3;
  1388. /****************************************************************************/
  1389. // Structures used by SetPixelClockTable
  1390. // GetPixelClockTable
  1391. /****************************************************************************/
  1392. //Major revision=1., Minor revision=1
  1393. typedef struct _PIXEL_CLOCK_PARAMETERS
  1394. {
  1395. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1396. // 0 means disable PPLL
  1397. USHORT usRefDiv; // Reference divider
  1398. USHORT usFbDiv; // feedback divider
  1399. UCHAR ucPostDiv; // post divider
  1400. UCHAR ucFracFbDiv; // fractional feedback divider
  1401. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1402. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1403. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1404. UCHAR ucPadding;
  1405. }PIXEL_CLOCK_PARAMETERS;
  1406. //Major revision=1., Minor revision=2, add ucMiscIfno
  1407. //ucMiscInfo:
  1408. #define MISC_FORCE_REPROG_PIXEL_CLOCK 0x1
  1409. #define MISC_DEVICE_INDEX_MASK 0xF0
  1410. #define MISC_DEVICE_INDEX_SHIFT 4
  1411. typedef struct _PIXEL_CLOCK_PARAMETERS_V2
  1412. {
  1413. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1414. // 0 means disable PPLL
  1415. USHORT usRefDiv; // Reference divider
  1416. USHORT usFbDiv; // feedback divider
  1417. UCHAR ucPostDiv; // post divider
  1418. UCHAR ucFracFbDiv; // fractional feedback divider
  1419. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1420. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1421. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1422. UCHAR ucMiscInfo; // Different bits for different purpose, bit [7:4] as device index, bit[0]=Force prog
  1423. }PIXEL_CLOCK_PARAMETERS_V2;
  1424. //Major revision=1., Minor revision=3, structure/definition change
  1425. //ucEncoderMode:
  1426. //ATOM_ENCODER_MODE_DP
  1427. //ATOM_ENOCDER_MODE_LVDS
  1428. //ATOM_ENOCDER_MODE_DVI
  1429. //ATOM_ENOCDER_MODE_HDMI
  1430. //ATOM_ENOCDER_MODE_SDVO
  1431. //ATOM_ENCODER_MODE_TV 13
  1432. //ATOM_ENCODER_MODE_CV 14
  1433. //ATOM_ENCODER_MODE_CRT 15
  1434. //ucDVOConfig
  1435. //#define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1436. //#define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1437. //#define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1438. //#define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1439. //#define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1440. //#define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1441. //#define DVO_ENCODER_CONFIG_24BIT 0x08
  1442. //ucMiscInfo: also changed, see below
  1443. #define PIXEL_CLOCK_MISC_FORCE_PROG_PPLL 0x01
  1444. #define PIXEL_CLOCK_MISC_VGA_MODE 0x02
  1445. #define PIXEL_CLOCK_MISC_CRTC_SEL_MASK 0x04
  1446. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1 0x00
  1447. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2 0x04
  1448. #define PIXEL_CLOCK_MISC_USE_ENGINE_FOR_DISPCLK 0x08
  1449. #define PIXEL_CLOCK_MISC_REF_DIV_SRC 0x10
  1450. // V1.4 for RoadRunner
  1451. #define PIXEL_CLOCK_V4_MISC_SS_ENABLE 0x10
  1452. #define PIXEL_CLOCK_V4_MISC_COHERENT_MODE 0x20
  1453. typedef struct _PIXEL_CLOCK_PARAMETERS_V3
  1454. {
  1455. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1456. // 0 means disable PPLL. For VGA PPLL,make sure this value is not 0.
  1457. USHORT usRefDiv; // Reference divider
  1458. USHORT usFbDiv; // feedback divider
  1459. UCHAR ucPostDiv; // post divider
  1460. UCHAR ucFracFbDiv; // fractional feedback divider
  1461. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1462. UCHAR ucTransmitterId; // graphic encoder id defined in objectId.h
  1463. union
  1464. {
  1465. UCHAR ucEncoderMode; // encoder type defined as ATOM_ENCODER_MODE_DP/DVI/HDMI/
  1466. UCHAR ucDVOConfig; // when use DVO, need to know SDR/DDR, 12bit or 24bit
  1467. };
  1468. UCHAR ucMiscInfo; // bit[0]=Force program, bit[1]= set pclk for VGA, b[2]= CRTC sel
  1469. // bit[3]=0:use PPLL for dispclk source, =1: use engine clock for dispclock source
  1470. // bit[4]=0:use XTALIN as the source of reference divider,=1 use the pre-defined clock as the source of reference divider
  1471. }PIXEL_CLOCK_PARAMETERS_V3;
  1472. #define PIXEL_CLOCK_PARAMETERS_LAST PIXEL_CLOCK_PARAMETERS_V2
  1473. #define GET_PIXEL_CLOCK_PS_ALLOCATION PIXEL_CLOCK_PARAMETERS_LAST
  1474. typedef struct _PIXEL_CLOCK_PARAMETERS_V5
  1475. {
  1476. UCHAR ucCRTC; // ATOM_CRTC1~6, indicate the CRTC controller to
  1477. // drive the pixel clock. not used for DCPLL case.
  1478. union{
  1479. UCHAR ucReserved;
  1480. UCHAR ucFracFbDiv; // [gphan] temporary to prevent build problem. remove it after driver code is changed.
  1481. };
  1482. USHORT usPixelClock; // target the pixel clock to drive the CRTC timing
  1483. // 0 means disable PPLL/DCPLL.
  1484. USHORT usFbDiv; // feedback divider integer part.
  1485. UCHAR ucPostDiv; // post divider.
  1486. UCHAR ucRefDiv; // Reference divider
  1487. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1488. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1489. // indicate which graphic encoder will be used.
  1490. UCHAR ucEncoderMode; // Encoder mode:
  1491. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1492. // bit[1]= when VGA timing is used.
  1493. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1494. // bit[4]= RefClock source for PPLL.
  1495. // =0: XTLAIN( default mode )
  1496. // =1: other external clock source, which is pre-defined
  1497. // by VBIOS depend on the feature required.
  1498. // bit[7:5]: reserved.
  1499. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1500. }PIXEL_CLOCK_PARAMETERS_V5;
  1501. #define PIXEL_CLOCK_V5_MISC_FORCE_PROG_PPLL 0x01
  1502. #define PIXEL_CLOCK_V5_MISC_VGA_MODE 0x02
  1503. #define PIXEL_CLOCK_V5_MISC_HDMI_BPP_MASK 0x0c
  1504. #define PIXEL_CLOCK_V5_MISC_HDMI_24BPP 0x00
  1505. #define PIXEL_CLOCK_V5_MISC_HDMI_30BPP 0x04
  1506. #define PIXEL_CLOCK_V5_MISC_HDMI_32BPP 0x08
  1507. #define PIXEL_CLOCK_V5_MISC_REF_DIV_SRC 0x10
  1508. typedef struct _CRTC_PIXEL_CLOCK_FREQ
  1509. {
  1510. #if ATOM_BIG_ENDIAN
  1511. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1512. // drive the pixel clock. not used for DCPLL case.
  1513. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1514. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1515. #else
  1516. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1517. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1518. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1519. // drive the pixel clock. not used for DCPLL case.
  1520. #endif
  1521. }CRTC_PIXEL_CLOCK_FREQ;
  1522. typedef struct _PIXEL_CLOCK_PARAMETERS_V6
  1523. {
  1524. union{
  1525. CRTC_PIXEL_CLOCK_FREQ ulCrtcPclkFreq; // pixel clock and CRTC id frequency
  1526. ULONG ulDispEngClkFreq; // dispclk frequency
  1527. };
  1528. USHORT usFbDiv; // feedback divider integer part.
  1529. UCHAR ucPostDiv; // post divider.
  1530. UCHAR ucRefDiv; // Reference divider
  1531. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1532. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1533. // indicate which graphic encoder will be used.
  1534. UCHAR ucEncoderMode; // Encoder mode:
  1535. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1536. // bit[1]= when VGA timing is used.
  1537. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1538. // bit[4]= RefClock source for PPLL.
  1539. // =0: XTLAIN( default mode )
  1540. // =1: other external clock source, which is pre-defined
  1541. // by VBIOS depend on the feature required.
  1542. // bit[7:5]: reserved.
  1543. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1544. }PIXEL_CLOCK_PARAMETERS_V6;
  1545. #define PIXEL_CLOCK_V6_MISC_FORCE_PROG_PPLL 0x01
  1546. #define PIXEL_CLOCK_V6_MISC_VGA_MODE 0x02
  1547. #define PIXEL_CLOCK_V6_MISC_HDMI_BPP_MASK 0x0c
  1548. #define PIXEL_CLOCK_V6_MISC_HDMI_24BPP 0x00
  1549. #define PIXEL_CLOCK_V6_MISC_HDMI_36BPP 0x04
  1550. #define PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6 0x08 //for V6, the correct defintion for 36bpp should be 2 for 36bpp(2:1)
  1551. #define PIXEL_CLOCK_V6_MISC_HDMI_30BPP 0x08
  1552. #define PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6 0x04 //for V6, the correct defintion for 30bpp should be 1 for 36bpp(5:4)
  1553. #define PIXEL_CLOCK_V6_MISC_HDMI_48BPP 0x0c
  1554. #define PIXEL_CLOCK_V6_MISC_REF_DIV_SRC 0x10
  1555. #define PIXEL_CLOCK_V6_MISC_GEN_DPREFCLK 0x40
  1556. #define PIXEL_CLOCK_V6_MISC_DPREFCLK_BYPASS 0x40
  1557. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2
  1558. {
  1559. PIXEL_CLOCK_PARAMETERS_V3 sDispClkInput;
  1560. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2;
  1561. typedef struct _GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2
  1562. {
  1563. UCHAR ucStatus;
  1564. UCHAR ucRefDivSrc; // =1: reference clock source from XTALIN, =0: source from PCIE ref clock
  1565. UCHAR ucReserved[2];
  1566. }GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2;
  1567. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3
  1568. {
  1569. PIXEL_CLOCK_PARAMETERS_V5 sDispClkInput;
  1570. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3;
  1571. /****************************************************************************/
  1572. // Structures used by AdjustDisplayPllTable
  1573. /****************************************************************************/
  1574. typedef struct _ADJUST_DISPLAY_PLL_PARAMETERS
  1575. {
  1576. USHORT usPixelClock;
  1577. UCHAR ucTransmitterID;
  1578. UCHAR ucEncodeMode;
  1579. union
  1580. {
  1581. UCHAR ucDVOConfig; //if DVO, need passing link rate and output 12bitlow or 24bit
  1582. UCHAR ucConfig; //if none DVO, not defined yet
  1583. };
  1584. UCHAR ucReserved[3];
  1585. }ADJUST_DISPLAY_PLL_PARAMETERS;
  1586. #define ADJUST_DISPLAY_CONFIG_SS_ENABLE 0x10
  1587. #define ADJUST_DISPLAY_PLL_PS_ALLOCATION ADJUST_DISPLAY_PLL_PARAMETERS
  1588. typedef struct _ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3
  1589. {
  1590. USHORT usPixelClock; // target pixel clock
  1591. UCHAR ucTransmitterID; // GPU transmitter id defined in objectid.h
  1592. UCHAR ucEncodeMode; // encoder mode: CRT, LVDS, DP, TMDS or HDMI
  1593. UCHAR ucDispPllConfig; // display pll configure parameter defined as following DISPPLL_CONFIG_XXXX
  1594. UCHAR ucExtTransmitterID; // external encoder id.
  1595. UCHAR ucReserved[2];
  1596. }ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3;
  1597. // usDispPllConfig v1.2 for RoadRunner
  1598. #define DISPPLL_CONFIG_DVO_RATE_SEL 0x0001 // need only when ucTransmitterID = DVO
  1599. #define DISPPLL_CONFIG_DVO_DDR_SPEED 0x0000 // need only when ucTransmitterID = DVO
  1600. #define DISPPLL_CONFIG_DVO_SDR_SPEED 0x0001 // need only when ucTransmitterID = DVO
  1601. #define DISPPLL_CONFIG_DVO_OUTPUT_SEL 0x000c // need only when ucTransmitterID = DVO
  1602. #define DISPPLL_CONFIG_DVO_LOW12BIT 0x0000 // need only when ucTransmitterID = DVO
  1603. #define DISPPLL_CONFIG_DVO_UPPER12BIT 0x0004 // need only when ucTransmitterID = DVO
  1604. #define DISPPLL_CONFIG_DVO_24BIT 0x0008 // need only when ucTransmitterID = DVO
  1605. #define DISPPLL_CONFIG_SS_ENABLE 0x0010 // Only used when ucEncoderMode = DP or LVDS
  1606. #define DISPPLL_CONFIG_COHERENT_MODE 0x0020 // Only used when ucEncoderMode = TMDS or HDMI
  1607. #define DISPPLL_CONFIG_DUAL_LINK 0x0040 // Only used when ucEncoderMode = TMDS or LVDS
  1608. typedef struct _ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3
  1609. {
  1610. ULONG ulDispPllFreq; // return display PPLL freq which is used to generate the pixclock, and related idclk, symclk etc
  1611. UCHAR ucRefDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider and post_div ( if it is not given )
  1612. UCHAR ucPostDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider
  1613. UCHAR ucReserved[2];
  1614. }ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3;
  1615. typedef struct _ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3
  1616. {
  1617. union
  1618. {
  1619. ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3 sInput;
  1620. ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3 sOutput;
  1621. };
  1622. } ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3;
  1623. /****************************************************************************/
  1624. // Structures used by EnableYUVTable
  1625. /****************************************************************************/
  1626. typedef struct _ENABLE_YUV_PARAMETERS
  1627. {
  1628. UCHAR ucEnable; // ATOM_ENABLE:Enable YUV or ATOM_DISABLE:Disable YUV (RGB)
  1629. UCHAR ucCRTC; // Which CRTC needs this YUV or RGB format
  1630. UCHAR ucPadding[2];
  1631. }ENABLE_YUV_PARAMETERS;
  1632. #define ENABLE_YUV_PS_ALLOCATION ENABLE_YUV_PARAMETERS
  1633. /****************************************************************************/
  1634. // Structures used by GetMemoryClockTable
  1635. /****************************************************************************/
  1636. typedef struct _GET_MEMORY_CLOCK_PARAMETERS
  1637. {
  1638. ULONG ulReturnMemoryClock; // current memory speed in 10KHz unit
  1639. } GET_MEMORY_CLOCK_PARAMETERS;
  1640. #define GET_MEMORY_CLOCK_PS_ALLOCATION GET_MEMORY_CLOCK_PARAMETERS
  1641. /****************************************************************************/
  1642. // Structures used by GetEngineClockTable
  1643. /****************************************************************************/
  1644. typedef struct _GET_ENGINE_CLOCK_PARAMETERS
  1645. {
  1646. ULONG ulReturnEngineClock; // current engine speed in 10KHz unit
  1647. } GET_ENGINE_CLOCK_PARAMETERS;
  1648. #define GET_ENGINE_CLOCK_PS_ALLOCATION GET_ENGINE_CLOCK_PARAMETERS
  1649. /****************************************************************************/
  1650. // Following Structures and constant may be obsolete
  1651. /****************************************************************************/
  1652. //Maxium 8 bytes,the data read in will be placed in the parameter space.
  1653. //Read operaion successeful when the paramter space is non-zero, otherwise read operation failed
  1654. typedef struct _READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1655. {
  1656. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1657. USHORT usVRAMAddress; //Adress in Frame Buffer where to pace raw EDID
  1658. USHORT usStatus; //When use output: lower byte EDID checksum, high byte hardware status
  1659. //WHen use input: lower byte as 'byte to read':currently limited to 128byte or 1byte
  1660. UCHAR ucSlaveAddr; //Read from which slave
  1661. UCHAR ucLineNumber; //Read from which HW assisted line
  1662. }READ_EDID_FROM_HW_I2C_DATA_PARAMETERS;
  1663. #define READ_EDID_FROM_HW_I2C_DATA_PS_ALLOCATION READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1664. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSDATABYTE 0
  1665. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSTWODATABYTES 1
  1666. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_PSOFFSET_IDDATABLOCK 2
  1667. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_IDOFFSET_PLUS_IDDATABLOCK 3
  1668. #define ATOM_WRITE_I2C_FORMAT_IDCOUNTER_IDOFFSET_IDDATABLOCK 4
  1669. typedef struct _WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1670. {
  1671. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1672. USHORT usByteOffset; //Write to which byte
  1673. //Upper portion of usByteOffset is Format of data
  1674. //1bytePS+offsetPS
  1675. //2bytesPS+offsetPS
  1676. //blockID+offsetPS
  1677. //blockID+offsetID
  1678. //blockID+counterID+offsetID
  1679. UCHAR ucData; //PS data1
  1680. UCHAR ucStatus; //Status byte 1=success, 2=failure, Also is used as PS data2
  1681. UCHAR ucSlaveAddr; //Write to which slave
  1682. UCHAR ucLineNumber; //Write from which HW assisted line
  1683. }WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS;
  1684. #define WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1685. typedef struct _SET_UP_HW_I2C_DATA_PARAMETERS
  1686. {
  1687. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1688. UCHAR ucSlaveAddr; //Write to which slave
  1689. UCHAR ucLineNumber; //Write from which HW assisted line
  1690. }SET_UP_HW_I2C_DATA_PARAMETERS;
  1691. /**************************************************************************/
  1692. #define SPEED_FAN_CONTROL_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1693. /****************************************************************************/
  1694. // Structures used by PowerConnectorDetectionTable
  1695. /****************************************************************************/
  1696. typedef struct _POWER_CONNECTOR_DETECTION_PARAMETERS
  1697. {
  1698. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1699. UCHAR ucPwrBehaviorId;
  1700. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1701. }POWER_CONNECTOR_DETECTION_PARAMETERS;
  1702. typedef struct POWER_CONNECTOR_DETECTION_PS_ALLOCATION
  1703. {
  1704. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1705. UCHAR ucReserved;
  1706. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1707. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1708. }POWER_CONNECTOR_DETECTION_PS_ALLOCATION;
  1709. /****************************LVDS SS Command Table Definitions**********************/
  1710. /****************************************************************************/
  1711. // Structures used by EnableSpreadSpectrumOnPPLLTable
  1712. /****************************************************************************/
  1713. typedef struct _ENABLE_LVDS_SS_PARAMETERS
  1714. {
  1715. USHORT usSpreadSpectrumPercentage;
  1716. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1717. UCHAR ucSpreadSpectrumStepSize_Delay; //bits3:2 SS_STEP_SIZE; bit 6:4 SS_DELAY
  1718. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1719. UCHAR ucPadding[3];
  1720. }ENABLE_LVDS_SS_PARAMETERS;
  1721. //ucTableFormatRevision=1,ucTableContentRevision=2
  1722. typedef struct _ENABLE_LVDS_SS_PARAMETERS_V2
  1723. {
  1724. USHORT usSpreadSpectrumPercentage;
  1725. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1726. UCHAR ucSpreadSpectrumStep; //
  1727. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1728. UCHAR ucSpreadSpectrumDelay;
  1729. UCHAR ucSpreadSpectrumRange;
  1730. UCHAR ucPadding;
  1731. }ENABLE_LVDS_SS_PARAMETERS_V2;
  1732. //This new structure is based on ENABLE_LVDS_SS_PARAMETERS but expands to SS on PPLL, so other devices can use SS.
  1733. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1734. {
  1735. USHORT usSpreadSpectrumPercentage;
  1736. UCHAR ucSpreadSpectrumType; // Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1737. UCHAR ucSpreadSpectrumStep; //
  1738. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1739. UCHAR ucSpreadSpectrumDelay;
  1740. UCHAR ucSpreadSpectrumRange;
  1741. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2
  1742. }ENABLE_SPREAD_SPECTRUM_ON_PPLL;
  1743. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2
  1744. {
  1745. USHORT usSpreadSpectrumPercentage;
  1746. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  1747. // Bit[1]: 1-Ext. 0-Int.
  1748. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  1749. // Bits[7:4] reserved
  1750. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1751. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  1752. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  1753. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2;
  1754. #define ATOM_PPLL_SS_TYPE_V2_DOWN_SPREAD 0x00
  1755. #define ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD 0x01
  1756. #define ATOM_PPLL_SS_TYPE_V2_EXT_SPREAD 0x02
  1757. #define ATOM_PPLL_SS_TYPE_V2_PPLL_SEL_MASK 0x0c
  1758. #define ATOM_PPLL_SS_TYPE_V2_P1PLL 0x00
  1759. #define ATOM_PPLL_SS_TYPE_V2_P2PLL 0x04
  1760. #define ATOM_PPLL_SS_TYPE_V2_DCPLL 0x08
  1761. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK 0x00FF
  1762. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_SHIFT 0
  1763. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK 0x0F00
  1764. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT 8
  1765. // Used by DCE5.0
  1766. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3
  1767. {
  1768. USHORT usSpreadSpectrumAmountFrac; // SS_AMOUNT_DSFRAC New in DCE5.0
  1769. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  1770. // Bit[1]: 1-Ext. 0-Int.
  1771. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  1772. // Bits[7:4] reserved
  1773. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1774. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  1775. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  1776. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3;
  1777. #define ATOM_PPLL_SS_TYPE_V3_DOWN_SPREAD 0x00
  1778. #define ATOM_PPLL_SS_TYPE_V3_CENTRE_SPREAD 0x01
  1779. #define ATOM_PPLL_SS_TYPE_V3_EXT_SPREAD 0x02
  1780. #define ATOM_PPLL_SS_TYPE_V3_PPLL_SEL_MASK 0x0c
  1781. #define ATOM_PPLL_SS_TYPE_V3_P1PLL 0x00
  1782. #define ATOM_PPLL_SS_TYPE_V3_P2PLL 0x04
  1783. #define ATOM_PPLL_SS_TYPE_V3_DCPLL 0x08
  1784. #define ATOM_PPLL_SS_TYPE_V3_P0PLL ATOM_PPLL_SS_TYPE_V3_DCPLL
  1785. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_MASK 0x00FF
  1786. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_SHIFT 0
  1787. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_MASK 0x0F00
  1788. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_SHIFT 8
  1789. #define ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1790. typedef struct _SET_PIXEL_CLOCK_PS_ALLOCATION
  1791. {
  1792. PIXEL_CLOCK_PARAMETERS sPCLKInput;
  1793. ENABLE_SPREAD_SPECTRUM_ON_PPLL sReserved;//Caller doesn't need to init this portion
  1794. }SET_PIXEL_CLOCK_PS_ALLOCATION;
  1795. #define ENABLE_VGA_RENDER_PS_ALLOCATION SET_PIXEL_CLOCK_PS_ALLOCATION
  1796. /****************************************************************************/
  1797. // Structures used by ###
  1798. /****************************************************************************/
  1799. typedef struct _MEMORY_TRAINING_PARAMETERS
  1800. {
  1801. ULONG ulTargetMemoryClock; //In 10Khz unit
  1802. }MEMORY_TRAINING_PARAMETERS;
  1803. #define MEMORY_TRAINING_PS_ALLOCATION MEMORY_TRAINING_PARAMETERS
  1804. typedef struct _MEMORY_TRAINING_PARAMETERS_V1_2
  1805. {
  1806. USHORT usMemTrainingMode;
  1807. USHORT usReserved;
  1808. }MEMORY_TRAINING_PARAMETERS_V1_2;
  1809. //usMemTrainingMode
  1810. #define NORMAL_MEMORY_TRAINING_MODE 0
  1811. #define ENTER_DRAM_SELFREFRESH_MODE 1
  1812. #define EXIT_DRAM_SELFRESH_MODE 2
  1813. /****************************LVDS and other encoder command table definitions **********************/
  1814. /****************************************************************************/
  1815. // Structures used by LVDSEncoderControlTable (Before DEC30)
  1816. // LVTMAEncoderControlTable (Before DEC30)
  1817. // TMDSAEncoderControlTable (Before DEC30)
  1818. /****************************************************************************/
  1819. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS
  1820. {
  1821. USHORT usPixelClock; // in 10KHz; for bios convenient
  1822. UCHAR ucMisc; // bit0=0: Enable single link
  1823. // =1: Enable dual link
  1824. // Bit1=0: 666RGB
  1825. // =1: 888RGB
  1826. UCHAR ucAction; // 0: turn off encoder
  1827. // 1: setup and turn on encoder
  1828. }LVDS_ENCODER_CONTROL_PARAMETERS;
  1829. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION LVDS_ENCODER_CONTROL_PARAMETERS
  1830. #define TMDS1_ENCODER_CONTROL_PARAMETERS LVDS_ENCODER_CONTROL_PARAMETERS
  1831. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION TMDS1_ENCODER_CONTROL_PARAMETERS
  1832. #define TMDS2_ENCODER_CONTROL_PARAMETERS TMDS1_ENCODER_CONTROL_PARAMETERS
  1833. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION TMDS2_ENCODER_CONTROL_PARAMETERS
  1834. //ucTableFormatRevision=1,ucTableContentRevision=2
  1835. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1836. {
  1837. USHORT usPixelClock; // in 10KHz; for bios convenient
  1838. UCHAR ucMisc; // see PANEL_ENCODER_MISC_xx defintions below
  1839. UCHAR ucAction; // 0: turn off encoder
  1840. // 1: setup and turn on encoder
  1841. UCHAR ucTruncate; // bit0=0: Disable truncate
  1842. // =1: Enable truncate
  1843. // bit4=0: 666RGB
  1844. // =1: 888RGB
  1845. UCHAR ucSpatial; // bit0=0: Disable spatial dithering
  1846. // =1: Enable spatial dithering
  1847. // bit4=0: 666RGB
  1848. // =1: 888RGB
  1849. UCHAR ucTemporal; // bit0=0: Disable temporal dithering
  1850. // =1: Enable temporal dithering
  1851. // bit4=0: 666RGB
  1852. // =1: 888RGB
  1853. // bit5=0: Gray level 2
  1854. // =1: Gray level 4
  1855. UCHAR ucFRC; // bit4=0: 25FRC_SEL pattern E
  1856. // =1: 25FRC_SEL pattern F
  1857. // bit6:5=0: 50FRC_SEL pattern A
  1858. // =1: 50FRC_SEL pattern B
  1859. // =2: 50FRC_SEL pattern C
  1860. // =3: 50FRC_SEL pattern D
  1861. // bit7=0: 75FRC_SEL pattern E
  1862. // =1: 75FRC_SEL pattern F
  1863. }LVDS_ENCODER_CONTROL_PARAMETERS_V2;
  1864. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1865. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1866. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1867. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1868. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS2_ENCODER_CONTROL_PARAMETERS_V2
  1869. #define LVDS_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1870. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1871. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1872. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS1_ENCODER_CONTROL_PARAMETERS_V3
  1873. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1874. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS2_ENCODER_CONTROL_PARAMETERS_V3
  1875. /****************************************************************************/
  1876. // Structures used by ###
  1877. /****************************************************************************/
  1878. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS
  1879. {
  1880. UCHAR ucEnable; // Enable or Disable External TMDS encoder
  1881. UCHAR ucMisc; // Bit0=0:Enable Single link;=1:Enable Dual link;Bit1 {=0:666RGB, =1:888RGB}
  1882. UCHAR ucPadding[2];
  1883. }ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS;
  1884. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION
  1885. {
  1886. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS sXTmdsEncoder;
  1887. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1888. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION;
  1889. #define ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1890. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2
  1891. {
  1892. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 sXTmdsEncoder;
  1893. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1894. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2;
  1895. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION
  1896. {
  1897. DIG_ENCODER_CONTROL_PARAMETERS sDigEncoder;
  1898. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1899. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION;
  1900. /****************************************************************************/
  1901. // Structures used by DVOEncoderControlTable
  1902. /****************************************************************************/
  1903. //ucTableFormatRevision=1,ucTableContentRevision=3
  1904. //ucDVOConfig:
  1905. #define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1906. #define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1907. #define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1908. #define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1909. #define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1910. #define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1911. #define DVO_ENCODER_CONFIG_24BIT 0x08
  1912. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V3
  1913. {
  1914. USHORT usPixelClock;
  1915. UCHAR ucDVOConfig;
  1916. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  1917. UCHAR ucReseved[4];
  1918. }DVO_ENCODER_CONTROL_PARAMETERS_V3;
  1919. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 DVO_ENCODER_CONTROL_PARAMETERS_V3
  1920. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  1921. {
  1922. USHORT usPixelClock;
  1923. UCHAR ucDVOConfig;
  1924. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  1925. UCHAR ucBitPerColor; //please refer to definition of PANEL_xBIT_PER_COLOR
  1926. UCHAR ucReseved[3];
  1927. }DVO_ENCODER_CONTROL_PARAMETERS_V1_4;
  1928. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  1929. //ucTableFormatRevision=1
  1930. //ucTableContentRevision=3 structure is not changed but usMisc add bit 1 as another input for
  1931. // bit1=0: non-coherent mode
  1932. // =1: coherent mode
  1933. //==========================================================================================
  1934. //Only change is here next time when changing encoder parameter definitions again!
  1935. #define LVDS_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1936. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_LAST LVDS_ENCODER_CONTROL_PARAMETERS_LAST
  1937. #define TMDS1_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1938. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS1_ENCODER_CONTROL_PARAMETERS_LAST
  1939. #define TMDS2_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1940. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS2_ENCODER_CONTROL_PARAMETERS_LAST
  1941. #define DVO_ENCODER_CONTROL_PARAMETERS_LAST DVO_ENCODER_CONTROL_PARAMETERS
  1942. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_LAST DVO_ENCODER_CONTROL_PS_ALLOCATION
  1943. //==========================================================================================
  1944. #define PANEL_ENCODER_MISC_DUAL 0x01
  1945. #define PANEL_ENCODER_MISC_COHERENT 0x02
  1946. #define PANEL_ENCODER_MISC_TMDS_LINKB 0x04
  1947. #define PANEL_ENCODER_MISC_HDMI_TYPE 0x08
  1948. #define PANEL_ENCODER_ACTION_DISABLE ATOM_DISABLE
  1949. #define PANEL_ENCODER_ACTION_ENABLE ATOM_ENABLE
  1950. #define PANEL_ENCODER_ACTION_COHERENTSEQ (ATOM_ENABLE+1)
  1951. #define PANEL_ENCODER_TRUNCATE_EN 0x01
  1952. #define PANEL_ENCODER_TRUNCATE_DEPTH 0x10
  1953. #define PANEL_ENCODER_SPATIAL_DITHER_EN 0x01
  1954. #define PANEL_ENCODER_SPATIAL_DITHER_DEPTH 0x10
  1955. #define PANEL_ENCODER_TEMPORAL_DITHER_EN 0x01
  1956. #define PANEL_ENCODER_TEMPORAL_DITHER_DEPTH 0x10
  1957. #define PANEL_ENCODER_TEMPORAL_LEVEL_4 0x20
  1958. #define PANEL_ENCODER_25FRC_MASK 0x10
  1959. #define PANEL_ENCODER_25FRC_E 0x00
  1960. #define PANEL_ENCODER_25FRC_F 0x10
  1961. #define PANEL_ENCODER_50FRC_MASK 0x60
  1962. #define PANEL_ENCODER_50FRC_A 0x00
  1963. #define PANEL_ENCODER_50FRC_B 0x20
  1964. #define PANEL_ENCODER_50FRC_C 0x40
  1965. #define PANEL_ENCODER_50FRC_D 0x60
  1966. #define PANEL_ENCODER_75FRC_MASK 0x80
  1967. #define PANEL_ENCODER_75FRC_E 0x00
  1968. #define PANEL_ENCODER_75FRC_F 0x80
  1969. /****************************************************************************/
  1970. // Structures used by SetVoltageTable
  1971. /****************************************************************************/
  1972. #define SET_VOLTAGE_TYPE_ASIC_VDDC 1
  1973. #define SET_VOLTAGE_TYPE_ASIC_MVDDC 2
  1974. #define SET_VOLTAGE_TYPE_ASIC_MVDDQ 3
  1975. #define SET_VOLTAGE_TYPE_ASIC_VDDCI 4
  1976. #define SET_VOLTAGE_INIT_MODE 5
  1977. #define SET_VOLTAGE_GET_MAX_VOLTAGE 6 //Gets the Max. voltage for the soldered Asic
  1978. #define SET_ASIC_VOLTAGE_MODE_ALL_SOURCE 0x1
  1979. #define SET_ASIC_VOLTAGE_MODE_SOURCE_A 0x2
  1980. #define SET_ASIC_VOLTAGE_MODE_SOURCE_B 0x4
  1981. #define SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE 0x0
  1982. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL 0x1
  1983. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK 0x2
  1984. typedef struct _SET_VOLTAGE_PARAMETERS
  1985. {
  1986. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  1987. UCHAR ucVoltageMode; // To set all, to set source A or source B or ...
  1988. UCHAR ucVoltageIndex; // An index to tell which voltage level
  1989. UCHAR ucReserved;
  1990. }SET_VOLTAGE_PARAMETERS;
  1991. typedef struct _SET_VOLTAGE_PARAMETERS_V2
  1992. {
  1993. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  1994. UCHAR ucVoltageMode; // Not used, maybe use for state machine for differen power mode
  1995. USHORT usVoltageLevel; // real voltage level
  1996. }SET_VOLTAGE_PARAMETERS_V2;
  1997. // used by both SetVoltageTable v1.3 and v1.4
  1998. typedef struct _SET_VOLTAGE_PARAMETERS_V1_3
  1999. {
  2000. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2001. UCHAR ucVoltageMode; // Indicate action: Set voltage level
  2002. USHORT usVoltageLevel; // real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. )
  2003. }SET_VOLTAGE_PARAMETERS_V1_3;
  2004. //ucVoltageType
  2005. #define VOLTAGE_TYPE_VDDC 1
  2006. #define VOLTAGE_TYPE_MVDDC 2
  2007. #define VOLTAGE_TYPE_MVDDQ 3
  2008. #define VOLTAGE_TYPE_VDDCI 4
  2009. #define VOLTAGE_TYPE_VDDGFX 5
  2010. #define VOLTAGE_TYPE_PCC 6
  2011. #define VOLTAGE_TYPE_GENERIC_I2C_1 0x11
  2012. #define VOLTAGE_TYPE_GENERIC_I2C_2 0x12
  2013. #define VOLTAGE_TYPE_GENERIC_I2C_3 0x13
  2014. #define VOLTAGE_TYPE_GENERIC_I2C_4 0x14
  2015. #define VOLTAGE_TYPE_GENERIC_I2C_5 0x15
  2016. #define VOLTAGE_TYPE_GENERIC_I2C_6 0x16
  2017. #define VOLTAGE_TYPE_GENERIC_I2C_7 0x17
  2018. #define VOLTAGE_TYPE_GENERIC_I2C_8 0x18
  2019. #define VOLTAGE_TYPE_GENERIC_I2C_9 0x19
  2020. #define VOLTAGE_TYPE_GENERIC_I2C_10 0x1A
  2021. //SET_VOLTAGE_PARAMETERS_V3.ucVoltageMode
  2022. #define ATOM_SET_VOLTAGE 0 //Set voltage Level
  2023. #define ATOM_INIT_VOLTAGE_REGULATOR 3 //Init Regulator
  2024. #define ATOM_SET_VOLTAGE_PHASE 4 //Set Vregulator Phase, only for SVID/PVID regulator
  2025. #define ATOM_GET_MAX_VOLTAGE 6 //Get Max Voltage, not used from SetVoltageTable v1.3
  2026. #define ATOM_GET_VOLTAGE_LEVEL 6 //Get Voltage level from vitual voltage ID, not used for SetVoltage v1.4
  2027. #define ATOM_GET_LEAKAGE_ID 8 //Get Leakage Voltage Id ( starting from SMU7x IP ), SetVoltage v1.4
  2028. // define vitual voltage id in usVoltageLevel
  2029. #define ATOM_VIRTUAL_VOLTAGE_ID0 0xff01
  2030. #define ATOM_VIRTUAL_VOLTAGE_ID1 0xff02
  2031. #define ATOM_VIRTUAL_VOLTAGE_ID2 0xff03
  2032. #define ATOM_VIRTUAL_VOLTAGE_ID3 0xff04
  2033. #define ATOM_VIRTUAL_VOLTAGE_ID4 0xff05
  2034. #define ATOM_VIRTUAL_VOLTAGE_ID5 0xff06
  2035. #define ATOM_VIRTUAL_VOLTAGE_ID6 0xff07
  2036. #define ATOM_VIRTUAL_VOLTAGE_ID7 0xff08
  2037. typedef struct _SET_VOLTAGE_PS_ALLOCATION
  2038. {
  2039. SET_VOLTAGE_PARAMETERS sASICSetVoltage;
  2040. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  2041. }SET_VOLTAGE_PS_ALLOCATION;
  2042. // New Added from SI for GetVoltageInfoTable, input parameter structure
  2043. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1
  2044. {
  2045. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2046. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  2047. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  2048. ULONG ulReserved;
  2049. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1;
  2050. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_VID
  2051. typedef struct _GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  2052. {
  2053. ULONG ulVotlageGpioState;
  2054. ULONG ulVoltageGPioMask;
  2055. }GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2056. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_STATEx_LEAKAGE_VID
  2057. typedef struct _GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  2058. {
  2059. USHORT usVoltageLevel;
  2060. USHORT usVoltageId; // Voltage Id programmed in Voltage Regulator
  2061. ULONG ulReseved;
  2062. }GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2063. // GetVoltageInfo v1.1 ucVoltageMode
  2064. #define ATOM_GET_VOLTAGE_VID 0x00
  2065. #define ATOM_GET_VOTLAGE_INIT_SEQ 0x03
  2066. #define ATOM_GET_VOLTTAGE_PHASE_PHASE_VID 0x04
  2067. #define ATOM_GET_VOLTAGE_SVID2 0x07 //Get SVI2 Regulator Info
  2068. // for SI, this state map to 0xff02 voltage state in Power Play table, which is power boost state
  2069. #define ATOM_GET_VOLTAGE_STATE0_LEAKAGE_VID 0x10
  2070. // for SI, this state map to 0xff01 voltage state in Power Play table, which is performance state
  2071. #define ATOM_GET_VOLTAGE_STATE1_LEAKAGE_VID 0x11
  2072. #define ATOM_GET_VOLTAGE_STATE2_LEAKAGE_VID 0x12
  2073. #define ATOM_GET_VOLTAGE_STATE3_LEAKAGE_VID 0x13
  2074. // New Added from CI Hawaii for GetVoltageInfoTable, input parameter structure
  2075. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2
  2076. {
  2077. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2078. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  2079. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  2080. ULONG ulSCLKFreq; // Input: when ucVoltageMode= ATOM_GET_VOLTAGE_EVV_VOLTAGE, DPM state SCLK frequency, Define in PPTable SCLK/Voltage dependence table
  2081. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2;
  2082. // New in GetVoltageInfo v1.2 ucVoltageMode
  2083. #define ATOM_GET_VOLTAGE_EVV_VOLTAGE 0x09
  2084. // New Added from CI Hawaii for EVV feature
  2085. typedef struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2
  2086. {
  2087. USHORT usVoltageLevel; // real voltage level in unit of mv
  2088. USHORT usVoltageId; // Voltage Id programmed in Voltage Regulator
  2089. USHORT usTDP_Current; // TDP_Current in unit of 0.01A
  2090. USHORT usTDP_Power; // TDP_Current in unit of 0.1W
  2091. }GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2;
  2092. /****************************************************************************/
  2093. // Structures used by TVEncoderControlTable
  2094. /****************************************************************************/
  2095. typedef struct _TV_ENCODER_CONTROL_PARAMETERS
  2096. {
  2097. USHORT usPixelClock; // in 10KHz; for bios convenient
  2098. UCHAR ucTvStandard; // See definition "ATOM_TV_NTSC ..."
  2099. UCHAR ucAction; // 0: turn off encoder
  2100. // 1: setup and turn on encoder
  2101. }TV_ENCODER_CONTROL_PARAMETERS;
  2102. typedef struct _TV_ENCODER_CONTROL_PS_ALLOCATION
  2103. {
  2104. TV_ENCODER_CONTROL_PARAMETERS sTVEncoder;
  2105. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; // Don't set this one
  2106. }TV_ENCODER_CONTROL_PS_ALLOCATION;
  2107. //==============================Data Table Portion====================================
  2108. /****************************************************************************/
  2109. // Structure used in Data.mtb
  2110. /****************************************************************************/
  2111. typedef struct _ATOM_MASTER_LIST_OF_DATA_TABLES
  2112. {
  2113. USHORT UtilityPipeLine; // Offest for the utility to get parser info,Don't change this position!
  2114. USHORT MultimediaCapabilityInfo; // Only used by MM Lib,latest version 1.1, not configuable from Bios, need to include the table to build Bios
  2115. USHORT MultimediaConfigInfo; // Only used by MM Lib,latest version 2.1, not configuable from Bios, need to include the table to build Bios
  2116. USHORT StandardVESA_Timing; // Only used by Bios
  2117. USHORT FirmwareInfo; // Shared by various SW components,latest version 1.4
  2118. USHORT PaletteData; // Only used by BIOS
  2119. USHORT LCD_Info; // Shared by various SW components,latest version 1.3, was called LVDS_Info
  2120. USHORT DIGTransmitterInfo; // Internal used by VBIOS only version 3.1
  2121. USHORT AnalogTV_Info; // Shared by various SW components,latest version 1.1
  2122. USHORT SupportedDevicesInfo; // Will be obsolete from R600
  2123. USHORT GPIO_I2C_Info; // Shared by various SW components,latest version 1.2 will be used from R600
  2124. USHORT VRAM_UsageByFirmware; // Shared by various SW components,latest version 1.3 will be used from R600
  2125. USHORT GPIO_Pin_LUT; // Shared by various SW components,latest version 1.1
  2126. USHORT VESA_ToInternalModeLUT; // Only used by Bios
  2127. USHORT ComponentVideoInfo; // Shared by various SW components,latest version 2.1 will be used from R600
  2128. USHORT PowerPlayInfo; // Shared by various SW components,latest version 2.1,new design from R600
  2129. USHORT GPUVirtualizationInfo; // Will be obsolete from R600
  2130. USHORT SaveRestoreInfo; // Only used by Bios
  2131. USHORT PPLL_SS_Info; // Shared by various SW components,latest version 1.2, used to call SS_Info, change to new name because of int ASIC SS info
  2132. USHORT OemInfo; // Defined and used by external SW, should be obsolete soon
  2133. USHORT XTMDS_Info; // Will be obsolete from R600
  2134. USHORT MclkSS_Info; // Shared by various SW components,latest version 1.1, only enabled when ext SS chip is used
  2135. USHORT Object_Header; // Shared by various SW components,latest version 1.1
  2136. USHORT IndirectIOAccess; // Only used by Bios,this table position can't change at all!!
  2137. USHORT MC_InitParameter; // Only used by command table
  2138. USHORT ASIC_VDDC_Info; // Will be obsolete from R600
  2139. USHORT ASIC_InternalSS_Info; // New tabel name from R600, used to be called "ASIC_MVDDC_Info"
  2140. USHORT TV_VideoMode; // Only used by command table
  2141. USHORT VRAM_Info; // Only used by command table, latest version 1.3
  2142. USHORT MemoryTrainingInfo; // Used for VBIOS and Diag utility for memory training purpose since R600. the new table rev start from 2.1
  2143. USHORT IntegratedSystemInfo; // Shared by various SW components
  2144. USHORT ASIC_ProfilingInfo; // New table name from R600, used to be called "ASIC_VDDCI_Info" for pre-R600
  2145. USHORT VoltageObjectInfo; // Shared by various SW components, latest version 1.1
  2146. USHORT PowerSourceInfo; // Shared by various SW components, latest versoin 1.1
  2147. USHORT ServiceInfo;
  2148. }ATOM_MASTER_LIST_OF_DATA_TABLES;
  2149. typedef struct _ATOM_MASTER_DATA_TABLE
  2150. {
  2151. ATOM_COMMON_TABLE_HEADER sHeader;
  2152. ATOM_MASTER_LIST_OF_DATA_TABLES ListOfDataTables;
  2153. }ATOM_MASTER_DATA_TABLE;
  2154. // For backward compatible
  2155. #define LVDS_Info LCD_Info
  2156. #define DAC_Info PaletteData
  2157. #define TMDS_Info DIGTransmitterInfo
  2158. #define CompassionateData GPUVirtualizationInfo
  2159. /****************************************************************************/
  2160. // Structure used in MultimediaCapabilityInfoTable
  2161. /****************************************************************************/
  2162. typedef struct _ATOM_MULTIMEDIA_CAPABILITY_INFO
  2163. {
  2164. ATOM_COMMON_TABLE_HEADER sHeader;
  2165. ULONG ulSignature; // HW info table signature string "$ATI"
  2166. UCHAR ucI2C_Type; // I2C type (normal GP_IO, ImpactTV GP_IO, Dedicated I2C pin, etc)
  2167. UCHAR ucTV_OutInfo; // Type of TV out supported (3:0) and video out crystal frequency (6:4) and TV data port (7)
  2168. UCHAR ucVideoPortInfo; // Provides the video port capabilities
  2169. UCHAR ucHostPortInfo; // Provides host port configuration information
  2170. }ATOM_MULTIMEDIA_CAPABILITY_INFO;
  2171. /****************************************************************************/
  2172. // Structure used in MultimediaConfigInfoTable
  2173. /****************************************************************************/
  2174. typedef struct _ATOM_MULTIMEDIA_CONFIG_INFO
  2175. {
  2176. ATOM_COMMON_TABLE_HEADER sHeader;
  2177. ULONG ulSignature; // MM info table signature sting "$MMT"
  2178. UCHAR ucTunerInfo; // Type of tuner installed on the adapter (4:0) and video input for tuner (7:5)
  2179. UCHAR ucAudioChipInfo; // List the audio chip type (3:0) product type (4) and OEM revision (7:5)
  2180. UCHAR ucProductID; // Defines as OEM ID or ATI board ID dependent on product type setting
  2181. UCHAR ucMiscInfo1; // Tuner voltage (1:0) HW teletext support (3:2) FM audio decoder (5:4) reserved (6) audio scrambling (7)
  2182. UCHAR ucMiscInfo2; // I2S input config (0) I2S output config (1) I2S Audio Chip (4:2) SPDIF Output Config (5) reserved (7:6)
  2183. UCHAR ucMiscInfo3; // Video Decoder Type (3:0) Video In Standard/Crystal (7:4)
  2184. UCHAR ucMiscInfo4; // Video Decoder Host Config (2:0) reserved (7:3)
  2185. UCHAR ucVideoInput0Info;// Video Input 0 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2186. UCHAR ucVideoInput1Info;// Video Input 1 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2187. UCHAR ucVideoInput2Info;// Video Input 2 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2188. UCHAR ucVideoInput3Info;// Video Input 3 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2189. UCHAR ucVideoInput4Info;// Video Input 4 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2190. }ATOM_MULTIMEDIA_CONFIG_INFO;
  2191. /****************************************************************************/
  2192. // Structures used in FirmwareInfoTable
  2193. /****************************************************************************/
  2194. // usBIOSCapability Defintion:
  2195. // Bit 0 = 0: Bios image is not Posted, =1:Bios image is Posted;
  2196. // Bit 1 = 0: Dual CRTC is not supported, =1: Dual CRTC is supported;
  2197. // Bit 2 = 0: Extended Desktop is not supported, =1: Extended Desktop is supported;
  2198. // Others: Reserved
  2199. #define ATOM_BIOS_INFO_ATOM_FIRMWARE_POSTED 0x0001
  2200. #define ATOM_BIOS_INFO_DUAL_CRTC_SUPPORT 0x0002
  2201. #define ATOM_BIOS_INFO_EXTENDED_DESKTOP_SUPPORT 0x0004
  2202. #define ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT 0x0008 // (valid from v1.1 ~v1.4):=1: memclk SS enable, =0 memclk SS disable.
  2203. #define ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT 0x0010 // (valid from v1.1 ~v1.4):=1: engclk SS enable, =0 engclk SS disable.
  2204. #define ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU 0x0020
  2205. #define ATOM_BIOS_INFO_WMI_SUPPORT 0x0040
  2206. #define ATOM_BIOS_INFO_PPMODE_ASSIGNGED_BY_SYSTEM 0x0080
  2207. #define ATOM_BIOS_INFO_HYPERMEMORY_SUPPORT 0x0100
  2208. #define ATOM_BIOS_INFO_HYPERMEMORY_SIZE_MASK 0x1E00
  2209. #define ATOM_BIOS_INFO_VPOST_WITHOUT_FIRST_MODE_SET 0x2000
  2210. #define ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE 0x4000
  2211. #define ATOM_BIOS_INFO_MEMORY_CLOCK_EXT_SS_SUPPORT 0x0008 // (valid from v2.1 ): =1: memclk ss enable with external ss chip
  2212. #define ATOM_BIOS_INFO_ENGINE_CLOCK_EXT_SS_SUPPORT 0x0010 // (valid from v2.1 ): =1: engclk ss enable with external ss chip
  2213. #ifndef _H2INC
  2214. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2215. typedef struct _ATOM_FIRMWARE_CAPABILITY
  2216. {
  2217. #if ATOM_BIG_ENDIAN
  2218. USHORT Reserved:1;
  2219. USHORT SCL2Redefined:1;
  2220. USHORT PostWithoutModeSet:1;
  2221. USHORT HyperMemory_Size:4;
  2222. USHORT HyperMemory_Support:1;
  2223. USHORT PPMode_Assigned:1;
  2224. USHORT WMI_SUPPORT:1;
  2225. USHORT GPUControlsBL:1;
  2226. USHORT EngineClockSS_Support:1;
  2227. USHORT MemoryClockSS_Support:1;
  2228. USHORT ExtendedDesktopSupport:1;
  2229. USHORT DualCRTC_Support:1;
  2230. USHORT FirmwarePosted:1;
  2231. #else
  2232. USHORT FirmwarePosted:1;
  2233. USHORT DualCRTC_Support:1;
  2234. USHORT ExtendedDesktopSupport:1;
  2235. USHORT MemoryClockSS_Support:1;
  2236. USHORT EngineClockSS_Support:1;
  2237. USHORT GPUControlsBL:1;
  2238. USHORT WMI_SUPPORT:1;
  2239. USHORT PPMode_Assigned:1;
  2240. USHORT HyperMemory_Support:1;
  2241. USHORT HyperMemory_Size:4;
  2242. USHORT PostWithoutModeSet:1;
  2243. USHORT SCL2Redefined:1;
  2244. USHORT Reserved:1;
  2245. #endif
  2246. }ATOM_FIRMWARE_CAPABILITY;
  2247. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2248. {
  2249. ATOM_FIRMWARE_CAPABILITY sbfAccess;
  2250. USHORT susAccess;
  2251. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2252. #else
  2253. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2254. {
  2255. USHORT susAccess;
  2256. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2257. #endif
  2258. typedef struct _ATOM_FIRMWARE_INFO
  2259. {
  2260. ATOM_COMMON_TABLE_HEADER sHeader;
  2261. ULONG ulFirmwareRevision;
  2262. ULONG ulDefaultEngineClock; //In 10Khz unit
  2263. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2264. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2265. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2266. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2267. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2268. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2269. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2270. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2271. UCHAR ucASICMaxTemperature;
  2272. UCHAR ucPadding[3]; //Don't use them
  2273. ULONG aulReservedForBIOS[3]; //Don't use them
  2274. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2275. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2276. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2277. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2278. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2279. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2280. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2281. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2282. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2283. USHORT usMinPixelClockPLL_Output; //In 10Khz unit, the definitions above can't change!!!
  2284. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2285. USHORT usReferenceClock; //In 10Khz unit
  2286. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2287. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2288. UCHAR ucDesign_ID; //Indicate what is the board design
  2289. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2290. }ATOM_FIRMWARE_INFO;
  2291. typedef struct _ATOM_FIRMWARE_INFO_V1_2
  2292. {
  2293. ATOM_COMMON_TABLE_HEADER sHeader;
  2294. ULONG ulFirmwareRevision;
  2295. ULONG ulDefaultEngineClock; //In 10Khz unit
  2296. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2297. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2298. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2299. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2300. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2301. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2302. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2303. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2304. UCHAR ucASICMaxTemperature;
  2305. UCHAR ucMinAllowedBL_Level;
  2306. UCHAR ucPadding[2]; //Don't use them
  2307. ULONG aulReservedForBIOS[2]; //Don't use them
  2308. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2309. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2310. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2311. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2312. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2313. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2314. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2315. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2316. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2317. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2318. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2319. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2320. USHORT usReferenceClock; //In 10Khz unit
  2321. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2322. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2323. UCHAR ucDesign_ID; //Indicate what is the board design
  2324. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2325. }ATOM_FIRMWARE_INFO_V1_2;
  2326. typedef struct _ATOM_FIRMWARE_INFO_V1_3
  2327. {
  2328. ATOM_COMMON_TABLE_HEADER sHeader;
  2329. ULONG ulFirmwareRevision;
  2330. ULONG ulDefaultEngineClock; //In 10Khz unit
  2331. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2332. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2333. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2334. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2335. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2336. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2337. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2338. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2339. UCHAR ucASICMaxTemperature;
  2340. UCHAR ucMinAllowedBL_Level;
  2341. UCHAR ucPadding[2]; //Don't use them
  2342. ULONG aulReservedForBIOS; //Don't use them
  2343. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2344. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2345. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2346. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2347. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2348. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2349. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2350. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2351. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2352. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2353. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2354. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2355. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2356. USHORT usReferenceClock; //In 10Khz unit
  2357. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2358. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2359. UCHAR ucDesign_ID; //Indicate what is the board design
  2360. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2361. }ATOM_FIRMWARE_INFO_V1_3;
  2362. typedef struct _ATOM_FIRMWARE_INFO_V1_4
  2363. {
  2364. ATOM_COMMON_TABLE_HEADER sHeader;
  2365. ULONG ulFirmwareRevision;
  2366. ULONG ulDefaultEngineClock; //In 10Khz unit
  2367. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2368. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2369. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2370. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2371. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2372. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2373. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2374. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2375. UCHAR ucASICMaxTemperature;
  2376. UCHAR ucMinAllowedBL_Level;
  2377. USHORT usBootUpVDDCVoltage; //In MV unit
  2378. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2379. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2380. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2381. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2382. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2383. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2384. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2385. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2386. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2387. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2388. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2389. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2390. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2391. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2392. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2393. USHORT usReferenceClock; //In 10Khz unit
  2394. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2395. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2396. UCHAR ucDesign_ID; //Indicate what is the board design
  2397. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2398. }ATOM_FIRMWARE_INFO_V1_4;
  2399. //the structure below to be used from Cypress
  2400. typedef struct _ATOM_FIRMWARE_INFO_V2_1
  2401. {
  2402. ATOM_COMMON_TABLE_HEADER sHeader;
  2403. ULONG ulFirmwareRevision;
  2404. ULONG ulDefaultEngineClock; //In 10Khz unit
  2405. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2406. ULONG ulReserved1;
  2407. ULONG ulReserved2;
  2408. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2409. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2410. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2411. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock
  2412. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit
  2413. UCHAR ucReserved1; //Was ucASICMaxTemperature;
  2414. UCHAR ucMinAllowedBL_Level;
  2415. USHORT usBootUpVDDCVoltage; //In MV unit
  2416. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2417. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2418. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2419. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2420. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2421. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2422. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2423. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2424. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2425. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2426. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2427. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2428. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2429. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2430. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2431. USHORT usCoreReferenceClock; //In 10Khz unit
  2432. USHORT usMemoryReferenceClock; //In 10Khz unit
  2433. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2434. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2435. UCHAR ucReserved4[3];
  2436. }ATOM_FIRMWARE_INFO_V2_1;
  2437. //the structure below to be used from NI
  2438. //ucTableFormatRevision=2
  2439. //ucTableContentRevision=2
  2440. typedef struct _PRODUCT_BRANDING
  2441. {
  2442. UCHAR ucEMBEDDED_CAP:2; // Bit[1:0] Embedded feature level
  2443. UCHAR ucReserved:2; // Bit[3:2] Reserved
  2444. UCHAR ucBRANDING_ID:4; // Bit[7:4] Branding ID
  2445. }PRODUCT_BRANDING;
  2446. typedef struct _ATOM_FIRMWARE_INFO_V2_2
  2447. {
  2448. ATOM_COMMON_TABLE_HEADER sHeader;
  2449. ULONG ulFirmwareRevision;
  2450. ULONG ulDefaultEngineClock; //In 10Khz unit
  2451. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2452. ULONG ulSPLL_OutputFreq; //In 10Khz unit
  2453. ULONG ulGPUPLL_OutputFreq; //In 10Khz unit
  2454. ULONG ulReserved1; //Was ulMaxEngineClockPLL_Output; //In 10Khz unit*
  2455. ULONG ulReserved2; //Was ulMaxMemoryClockPLL_Output; //In 10Khz unit*
  2456. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2457. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock ?
  2458. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit. This is the frequency before DCDTO, corresponding to usBootUpVDDCVoltage.
  2459. UCHAR ucReserved3; //Was ucASICMaxTemperature;
  2460. UCHAR ucMinAllowedBL_Level;
  2461. USHORT usBootUpVDDCVoltage; //In MV unit
  2462. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2463. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2464. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2465. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2466. UCHAR ucRemoteDisplayConfig;
  2467. UCHAR ucReserved5[3]; //Was usMinEngineClockPLL_Input and usMaxEngineClockPLL_Input
  2468. ULONG ulReserved6; //Was usMinEngineClockPLL_Output and usMinMemoryClockPLL_Input
  2469. ULONG ulReserved7; //Was usMaxMemoryClockPLL_Input and usMinMemoryClockPLL_Output
  2470. USHORT usReserved11; //Was usMaxPixelClock; //In 10Khz unit, Max. Pclk used only for DAC
  2471. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2472. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2473. USHORT usBootUpVDDCIVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2474. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2475. USHORT usCoreReferenceClock; //In 10Khz unit
  2476. USHORT usMemoryReferenceClock; //In 10Khz unit
  2477. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2478. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2479. UCHAR ucCoolingSolution_ID; //0: Air cooling; 1: Liquid cooling ... [COOLING_SOLUTION]
  2480. PRODUCT_BRANDING ucProductBranding; // Bit[7:4]ucBRANDING_ID: Branding ID, Bit[3:2]ucReserved: Reserved, Bit[1:0]ucEMBEDDED_CAP: Embedded feature level.
  2481. UCHAR ucReserved9;
  2482. USHORT usBootUpMVDDCVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2483. USHORT usBootUpVDDGFXVoltage; //In unit of mv;
  2484. ULONG ulReserved10[3]; // New added comparing to previous version
  2485. }ATOM_FIRMWARE_INFO_V2_2;
  2486. #define ATOM_FIRMWARE_INFO_LAST ATOM_FIRMWARE_INFO_V2_2
  2487. // definition of ucRemoteDisplayConfig
  2488. #define REMOTE_DISPLAY_DISABLE 0x00
  2489. #define REMOTE_DISPLAY_ENABLE 0x01
  2490. /****************************************************************************/
  2491. // Structures used in IntegratedSystemInfoTable
  2492. /****************************************************************************/
  2493. #define IGP_CAP_FLAG_DYNAMIC_CLOCK_EN 0x2
  2494. #define IGP_CAP_FLAG_AC_CARD 0x4
  2495. #define IGP_CAP_FLAG_SDVO_CARD 0x8
  2496. #define IGP_CAP_FLAG_POSTDIV_BY_2_MODE 0x10
  2497. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO
  2498. {
  2499. ATOM_COMMON_TABLE_HEADER sHeader;
  2500. ULONG ulBootUpEngineClock; //in 10kHz unit
  2501. ULONG ulBootUpMemoryClock; //in 10kHz unit
  2502. ULONG ulMaxSystemMemoryClock; //in 10kHz unit
  2503. ULONG ulMinSystemMemoryClock; //in 10kHz unit
  2504. UCHAR ucNumberOfCyclesInPeriodHi;
  2505. UCHAR ucLCDTimingSel; //=0:not valid.!=0 sel this timing descriptor from LCD EDID.
  2506. USHORT usReserved1;
  2507. USHORT usInterNBVoltageLow; //An intermidiate PMW value to set the voltage
  2508. USHORT usInterNBVoltageHigh; //Another intermidiate PMW value to set the voltage
  2509. ULONG ulReserved[2];
  2510. USHORT usFSBClock; //In MHz unit
  2511. USHORT usCapabilityFlag; //Bit0=1 indicates the fake HDMI support,Bit1=0/1 for Dynamic clocking dis/enable
  2512. //Bit[3:2]== 0:No PCIE card, 1:AC card, 2:SDVO card
  2513. //Bit[4]==1: P/2 mode, ==0: P/1 mode
  2514. USHORT usPCIENBCfgReg7; //bit[7:0]=MUX_Sel, bit[9:8]=MUX_SEL_LEVEL2, bit[10]=Lane_Reversal
  2515. USHORT usK8MemoryClock; //in MHz unit
  2516. USHORT usK8SyncStartDelay; //in 0.01 us unit
  2517. USHORT usK8DataReturnTime; //in 0.01 us unit
  2518. UCHAR ucMaxNBVoltage;
  2519. UCHAR ucMinNBVoltage;
  2520. UCHAR ucMemoryType; //[7:4]=1:DDR1;=2:DDR2;=3:DDR3.[3:0] is reserved
  2521. UCHAR ucNumberOfCyclesInPeriod; //CG.FVTHROT_PWM_CTRL_REG0.NumberOfCyclesInPeriod
  2522. UCHAR ucStartingPWM_HighTime; //CG.FVTHROT_PWM_CTRL_REG0.StartingPWM_HighTime
  2523. UCHAR ucHTLinkWidth; //16 bit vs. 8 bit
  2524. UCHAR ucMaxNBVoltageHigh;
  2525. UCHAR ucMinNBVoltageHigh;
  2526. }ATOM_INTEGRATED_SYSTEM_INFO;
  2527. /* Explanation on entries in ATOM_INTEGRATED_SYSTEM_INFO
  2528. ulBootUpMemoryClock: For Intel IGP,it's the UMA system memory clock
  2529. For AMD IGP,it's 0 if no SidePort memory installed or it's the boot-up SidePort memory clock
  2530. ulMaxSystemMemoryClock: For Intel IGP,it's the Max freq from memory SPD if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2531. For AMD IGP,for now this can be 0
  2532. ulMinSystemMemoryClock: For Intel IGP,it's 133MHz if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2533. For AMD IGP,for now this can be 0
  2534. usFSBClock: For Intel IGP,it's FSB Freq
  2535. For AMD IGP,it's HT Link Speed
  2536. usK8MemoryClock: For AMD IGP only. For RevF CPU, set it to 200
  2537. usK8SyncStartDelay: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2538. usK8DataReturnTime: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2539. VC:Voltage Control
  2540. ucMaxNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2541. ucMinNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2542. ucNumberOfCyclesInPeriod: Indicate how many cycles when PWM duty is 100%. low 8 bits of the value.
  2543. ucNumberOfCyclesInPeriodHi: Indicate how many cycles when PWM duty is 100%. high 8 bits of the value.If the PWM has an inverter,set bit [7]==1,otherwise set it 0
  2544. ucMaxNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2545. ucMinNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2546. usInterNBVoltageLow: Voltage regulator dependent PWM value. The value makes the the voltage >=Min NB voltage but <=InterNBVoltageHigh. Set this to 0x0000 if VC without PWM or no VC at all.
  2547. usInterNBVoltageHigh: Voltage regulator dependent PWM value. The value makes the the voltage >=InterNBVoltageLow but <=Max NB voltage.Set this to 0x0000 if VC without PWM or no VC at all.
  2548. */
  2549. /*
  2550. The following IGP table is introduced from RS780, which is supposed to be put by SBIOS in FB before IGP VBIOS starts VPOST;
  2551. Then VBIOS will copy the whole structure to its image so all GPU SW components can access this data structure to get whatever they need.
  2552. The enough reservation should allow us to never change table revisions. Whenever needed, a GPU SW component can use reserved portion for new data entries.
  2553. SW components can access the IGP system infor structure in the same way as before
  2554. */
  2555. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V2
  2556. {
  2557. ATOM_COMMON_TABLE_HEADER sHeader;
  2558. ULONG ulBootUpEngineClock; //in 10kHz unit
  2559. ULONG ulReserved1[2]; //must be 0x0 for the reserved
  2560. ULONG ulBootUpUMAClock; //in 10kHz unit
  2561. ULONG ulBootUpSidePortClock; //in 10kHz unit
  2562. ULONG ulMinSidePortClock; //in 10kHz unit
  2563. ULONG ulReserved2[6]; //must be 0x0 for the reserved
  2564. ULONG ulSystemConfig; //see explanation below
  2565. ULONG ulBootUpReqDisplayVector;
  2566. ULONG ulOtherDisplayMisc;
  2567. ULONG ulDDISlot1Config;
  2568. ULONG ulDDISlot2Config;
  2569. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2570. UCHAR ucUMAChannelNumber;
  2571. UCHAR ucDockingPinBit;
  2572. UCHAR ucDockingPinPolarity;
  2573. ULONG ulDockingPinCFGInfo;
  2574. ULONG ulCPUCapInfo;
  2575. USHORT usNumberOfCyclesInPeriod;
  2576. USHORT usMaxNBVoltage;
  2577. USHORT usMinNBVoltage;
  2578. USHORT usBootUpNBVoltage;
  2579. ULONG ulHTLinkFreq; //in 10Khz
  2580. USHORT usMinHTLinkWidth;
  2581. USHORT usMaxHTLinkWidth;
  2582. USHORT usUMASyncStartDelay;
  2583. USHORT usUMADataReturnTime;
  2584. USHORT usLinkStatusZeroTime;
  2585. USHORT usDACEfuse; //for storing badgap value (for RS880 only)
  2586. ULONG ulHighVoltageHTLinkFreq; // in 10Khz
  2587. ULONG ulLowVoltageHTLinkFreq; // in 10Khz
  2588. USHORT usMaxUpStreamHTLinkWidth;
  2589. USHORT usMaxDownStreamHTLinkWidth;
  2590. USHORT usMinUpStreamHTLinkWidth;
  2591. USHORT usMinDownStreamHTLinkWidth;
  2592. USHORT usFirmwareVersion; //0 means FW is not supported. Otherwise it's the FW version loaded by SBIOS and driver should enable FW.
  2593. USHORT usFullT0Time; // Input to calculate minimum HT link change time required by NB P-State. Unit is 0.01us.
  2594. ULONG ulReserved3[96]; //must be 0x0
  2595. }ATOM_INTEGRATED_SYSTEM_INFO_V2;
  2596. /*
  2597. ulBootUpEngineClock: Boot-up Engine Clock in 10Khz;
  2598. ulBootUpUMAClock: Boot-up UMA Clock in 10Khz; it must be 0x0 when UMA is not present
  2599. ulBootUpSidePortClock: Boot-up SidePort Clock in 10Khz; it must be 0x0 when SidePort Memory is not present,this could be equal to or less than maximum supported Sideport memory clock
  2600. ulSystemConfig:
  2601. Bit[0]=1: PowerExpress mode =0 Non-PowerExpress mode;
  2602. Bit[1]=1: system boots up at AMD overdrived state or user customized mode. In this case, driver will just stick to this boot-up mode. No other PowerPlay state
  2603. =0: system boots up at driver control state. Power state depends on PowerPlay table.
  2604. Bit[2]=1: PWM method is used on NB voltage control. =0: GPIO method is used.
  2605. Bit[3]=1: Only one power state(Performance) will be supported.
  2606. =0: Multiple power states supported from PowerPlay table.
  2607. Bit[4]=1: CLMC is supported and enabled on current system.
  2608. =0: CLMC is not supported or enabled on current system. SBIOS need to support HT link/freq change through ATIF interface.
  2609. Bit[5]=1: Enable CDLW for all driver control power states. Max HT width is from SBIOS, while Min HT width is determined by display requirement.
  2610. =0: CDLW is disabled. If CLMC is enabled case, Min HT width will be set equal to Max HT width. If CLMC disabled case, Max HT width will be applied.
  2611. Bit[6]=1: High Voltage requested for all power states. In this case, voltage will be forced at 1.1v and powerplay table voltage drop/throttling request will be ignored.
  2612. =0: Voltage settings is determined by powerplay table.
  2613. Bit[7]=1: Enable CLMC as hybrid Mode. CDLD and CILR will be disabled in this case and we're using legacy C1E. This is workaround for CPU(Griffin) performance issue.
  2614. =0: Enable CLMC as regular mode, CDLD and CILR will be enabled.
  2615. Bit[8]=1: CDLF is supported and enabled on current system.
  2616. =0: CDLF is not supported or enabled on current system.
  2617. Bit[9]=1: DLL Shut Down feature is enabled on current system.
  2618. =0: DLL Shut Down feature is not enabled or supported on current system.
  2619. ulBootUpReqDisplayVector: This dword is a bit vector indicates what display devices are requested during boot-up. Refer to ATOM_DEVICE_xxx_SUPPORT for the bit vector definitions.
  2620. ulOtherDisplayMisc: [15:8]- Bootup LCD Expansion selection; 0-center, 1-full panel size expansion;
  2621. [7:0] - BootupTV standard selection; This is a bit vector to indicate what TV standards are supported by the system. Refer to ucTVSuppportedStd definition;
  2622. ulDDISlot1Config: Describes the PCIE lane configuration on this DDI PCIE slot (ADD2 card) or connector (Mobile design).
  2623. [3:0] - Bit vector to indicate PCIE lane config of the DDI slot/connector on chassis (bit 0=1 lane 3:0; bit 1=1 lane 7:4; bit 2=1 lane 11:8; bit 3=1 lane 15:12)
  2624. [7:4] - Bit vector to indicate PCIE lane config of the same DDI slot/connector on docking station (bit 4=1 lane 3:0; bit 5=1 lane 7:4; bit 6=1 lane 11:8; bit 7=1 lane 15:12)
  2625. When a DDI connector is not "paired" (meaming two connections mutualexclusive on chassis or docking, only one of them can be connected at one time.
  2626. in both chassis and docking, SBIOS has to duplicate the same PCIE lane info from chassis to docking or vice versa. For example:
  2627. one DDI connector is only populated in docking with PCIE lane 8-11, but there is no paired connection on chassis, SBIOS has to copy bit 6 to bit 2.
  2628. [15:8] - Lane configuration attribute;
  2629. [23:16]- Connector type, possible value:
  2630. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D
  2631. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D
  2632. CONNECTOR_OBJECT_ID_HDMI_TYPE_A
  2633. CONNECTOR_OBJECT_ID_DISPLAYPORT
  2634. CONNECTOR_OBJECT_ID_eDP
  2635. [31:24]- Reserved
  2636. ulDDISlot2Config: Same as Slot1.
  2637. ucMemoryType: SidePort memory type, set it to 0x0 when Sideport memory is not installed. Driver needs this info to change sideport memory clock. Not for display in CCC.
  2638. For IGP, Hypermemory is the only memory type showed in CCC.
  2639. ucUMAChannelNumber: how many channels for the UMA;
  2640. ulDockingPinCFGInfo: [15:0]-Bus/Device/Function # to CFG to read this Docking Pin; [31:16]-reg offset in CFG to read this pin
  2641. ucDockingPinBit: which bit in this register to read the pin status;
  2642. ucDockingPinPolarity:Polarity of the pin when docked;
  2643. ulCPUCapInfo: [7:0]=1:Griffin;[7:0]=2:Greyhound;[7:0]=3:K8, [7:0]=4:Pharaoh, other bits reserved for now and must be 0x0
  2644. usNumberOfCyclesInPeriod:Indicate how many cycles when PWM duty is 100%.
  2645. usMaxNBVoltage:Max. voltage control value in either PWM or GPIO mode.
  2646. usMinNBVoltage:Min. voltage control value in either PWM or GPIO mode.
  2647. GPIO mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=0
  2648. PWM mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=1
  2649. GPU SW don't control mode: usMaxNBVoltage & usMinNBVoltage=0 and no care about ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE
  2650. usBootUpNBVoltage:Boot-up voltage regulator dependent PWM value.
  2651. ulHTLinkFreq: Bootup HT link Frequency in 10Khz.
  2652. usMinHTLinkWidth: Bootup minimum HT link width. If CDLW disabled, this is equal to usMaxHTLinkWidth.
  2653. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2654. usMaxHTLinkWidth: Bootup maximum HT link width. If CDLW disabled, this is equal to usMinHTLinkWidth.
  2655. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2656. usUMASyncStartDelay: Memory access latency, required for watermark calculation
  2657. usUMADataReturnTime: Memory access latency, required for watermark calculation
  2658. usLinkStatusZeroTime:Memory access latency required for watermark calculation, set this to 0x0 for K8 CPU, set a proper value in 0.01 the unit of us
  2659. for Griffin or Greyhound. SBIOS needs to convert to actual time by:
  2660. if T0Ttime [5:4]=00b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.1us (0.0 to 1.5us)
  2661. if T0Ttime [5:4]=01b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.5us (0.0 to 7.5us)
  2662. if T0Ttime [5:4]=10b, then usLinkStatusZeroTime=T0Ttime [3:0]*2.0us (0.0 to 30us)
  2663. if T0Ttime [5:4]=11b, and T0Ttime [3:0]=0x0 to 0xa, then usLinkStatusZeroTime=T0Ttime [3:0]*20us (0.0 to 200us)
  2664. ulHighVoltageHTLinkFreq: HT link frequency for power state with low voltage. If boot up runs in HT1, this must be 0.
  2665. This must be less than or equal to ulHTLinkFreq(bootup frequency).
  2666. ulLowVoltageHTLinkFreq: HT link frequency for power state with low voltage or voltage scaling 1.0v~1.1v. If boot up runs in HT1, this must be 0.
  2667. This must be less than or equal to ulHighVoltageHTLinkFreq.
  2668. usMaxUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMaxHTLinkWidth. Not used for now.
  2669. usMaxDownStreamHTLinkWidth: same as above.
  2670. usMinUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMinHTLinkWidth. Not used for now.
  2671. usMinDownStreamHTLinkWidth: same as above.
  2672. */
  2673. // ATOM_INTEGRATED_SYSTEM_INFO::ulCPUCapInfo - CPU type definition
  2674. #define INTEGRATED_SYSTEM_INFO__UNKNOWN_CPU 0
  2675. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GRIFFIN 1
  2676. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GREYHOUND 2
  2677. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__K8 3
  2678. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__PHARAOH 4
  2679. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI 5
  2680. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__MAX_CODE INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI // this deff reflects max defined CPU code
  2681. #define SYSTEM_CONFIG_POWEREXPRESS_ENABLE 0x00000001
  2682. #define SYSTEM_CONFIG_RUN_AT_OVERDRIVE_ENGINE 0x00000002
  2683. #define SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE 0x00000004
  2684. #define SYSTEM_CONFIG_PERFORMANCE_POWERSTATE_ONLY 0x00000008
  2685. #define SYSTEM_CONFIG_CLMC_ENABLED 0x00000010
  2686. #define SYSTEM_CONFIG_CDLW_ENABLED 0x00000020
  2687. #define SYSTEM_CONFIG_HIGH_VOLTAGE_REQUESTED 0x00000040
  2688. #define SYSTEM_CONFIG_CLMC_HYBRID_MODE_ENABLED 0x00000080
  2689. #define SYSTEM_CONFIG_CDLF_ENABLED 0x00000100
  2690. #define SYSTEM_CONFIG_DLL_SHUTDOWN_ENABLED 0x00000200
  2691. #define IGP_DDI_SLOT_LANE_CONFIG_MASK 0x000000FF
  2692. #define b0IGP_DDI_SLOT_LANE_MAP_MASK 0x0F
  2693. #define b0IGP_DDI_SLOT_DOCKING_LANE_MAP_MASK 0xF0
  2694. #define b0IGP_DDI_SLOT_CONFIG_LANE_0_3 0x01
  2695. #define b0IGP_DDI_SLOT_CONFIG_LANE_4_7 0x02
  2696. #define b0IGP_DDI_SLOT_CONFIG_LANE_8_11 0x04
  2697. #define b0IGP_DDI_SLOT_CONFIG_LANE_12_15 0x08
  2698. #define IGP_DDI_SLOT_ATTRIBUTE_MASK 0x0000FF00
  2699. #define IGP_DDI_SLOT_CONFIG_REVERSED 0x00000100
  2700. #define b1IGP_DDI_SLOT_CONFIG_REVERSED 0x01
  2701. #define IGP_DDI_SLOT_CONNECTOR_TYPE_MASK 0x00FF0000
  2702. // IntegratedSystemInfoTable new Rev is V5 after V2, because of the real rev of V2 is v1.4. This rev is used for RR
  2703. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V5
  2704. {
  2705. ATOM_COMMON_TABLE_HEADER sHeader;
  2706. ULONG ulBootUpEngineClock; //in 10kHz unit
  2707. ULONG ulDentistVCOFreq; //Dentist VCO clock in 10kHz unit, the source of GPU SCLK, LCLK, UCLK and VCLK.
  2708. ULONG ulLClockFreq; //GPU Lclk freq in 10kHz unit, have relationship with NCLK in NorthBridge
  2709. ULONG ulBootUpUMAClock; //in 10kHz unit
  2710. ULONG ulReserved1[8]; //must be 0x0 for the reserved
  2711. ULONG ulBootUpReqDisplayVector;
  2712. ULONG ulOtherDisplayMisc;
  2713. ULONG ulReserved2[4]; //must be 0x0 for the reserved
  2714. ULONG ulSystemConfig; //TBD
  2715. ULONG ulCPUCapInfo; //TBD
  2716. USHORT usMaxNBVoltage; //high NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2717. USHORT usMinNBVoltage; //low NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2718. USHORT usBootUpNBVoltage; //boot up NB voltage
  2719. UCHAR ucHtcTmpLmt; //bit [22:16] of D24F3x64 Hardware Thermal Control (HTC) Register, may not be needed, TBD
  2720. UCHAR ucTjOffset; //bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed, TBD
  2721. ULONG ulReserved3[4]; //must be 0x0 for the reserved
  2722. ULONG ulDDISlot1Config; //see above ulDDISlot1Config definition
  2723. ULONG ulDDISlot2Config;
  2724. ULONG ulDDISlot3Config;
  2725. ULONG ulDDISlot4Config;
  2726. ULONG ulReserved4[4]; //must be 0x0 for the reserved
  2727. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2728. UCHAR ucUMAChannelNumber;
  2729. USHORT usReserved;
  2730. ULONG ulReserved5[4]; //must be 0x0 for the reserved
  2731. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];//arrays with values for CSR M3 arbiter for default
  2732. ULONG ulCSR_M3_ARB_CNTL_UVD[10]; //arrays with values for CSR M3 arbiter for UVD playback
  2733. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];//arrays with values for CSR M3 arbiter for Full Screen 3D applications
  2734. ULONG ulReserved6[61]; //must be 0x0
  2735. }ATOM_INTEGRATED_SYSTEM_INFO_V5;
  2736. /****************************************************************************/
  2737. // Structure used in GPUVirtualizationInfoTable
  2738. /****************************************************************************/
  2739. typedef struct _ATOM_GPU_VIRTUALIZATION_INFO_V2_1
  2740. {
  2741. ATOM_COMMON_TABLE_HEADER sHeader;
  2742. ULONG ulMCUcodeRomStartAddr;
  2743. ULONG ulMCUcodeLength;
  2744. ULONG ulSMCUcodeRomStartAddr;
  2745. ULONG ulSMCUcodeLength;
  2746. ULONG ulRLCVUcodeRomStartAddr;
  2747. ULONG ulRLCVUcodeLength;
  2748. ULONG ulTOCUcodeStartAddr;
  2749. ULONG ulTOCUcodeLength;
  2750. ULONG ulSMCPatchTableStartAddr;
  2751. ULONG ulSmcPatchTableLength;
  2752. ULONG ulSystemFlag;
  2753. }ATOM_GPU_VIRTUALIZATION_INFO_V2_1;
  2754. #define ATOM_CRT_INT_ENCODER1_INDEX 0x00000000
  2755. #define ATOM_LCD_INT_ENCODER1_INDEX 0x00000001
  2756. #define ATOM_TV_INT_ENCODER1_INDEX 0x00000002
  2757. #define ATOM_DFP_INT_ENCODER1_INDEX 0x00000003
  2758. #define ATOM_CRT_INT_ENCODER2_INDEX 0x00000004
  2759. #define ATOM_LCD_EXT_ENCODER1_INDEX 0x00000005
  2760. #define ATOM_TV_EXT_ENCODER1_INDEX 0x00000006
  2761. #define ATOM_DFP_EXT_ENCODER1_INDEX 0x00000007
  2762. #define ATOM_CV_INT_ENCODER1_INDEX 0x00000008
  2763. #define ATOM_DFP_INT_ENCODER2_INDEX 0x00000009
  2764. #define ATOM_CRT_EXT_ENCODER1_INDEX 0x0000000A
  2765. #define ATOM_CV_EXT_ENCODER1_INDEX 0x0000000B
  2766. #define ATOM_DFP_INT_ENCODER3_INDEX 0x0000000C
  2767. #define ATOM_DFP_INT_ENCODER4_INDEX 0x0000000D
  2768. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSelTable
  2769. #define ASIC_INT_DAC1_ENCODER_ID 0x00
  2770. #define ASIC_INT_TV_ENCODER_ID 0x02
  2771. #define ASIC_INT_DIG1_ENCODER_ID 0x03
  2772. #define ASIC_INT_DAC2_ENCODER_ID 0x04
  2773. #define ASIC_EXT_TV_ENCODER_ID 0x06
  2774. #define ASIC_INT_DVO_ENCODER_ID 0x07
  2775. #define ASIC_INT_DIG2_ENCODER_ID 0x09
  2776. #define ASIC_EXT_DIG_ENCODER_ID 0x05
  2777. #define ASIC_EXT_DIG2_ENCODER_ID 0x08
  2778. #define ASIC_INT_DIG3_ENCODER_ID 0x0a
  2779. #define ASIC_INT_DIG4_ENCODER_ID 0x0b
  2780. #define ASIC_INT_DIG5_ENCODER_ID 0x0c
  2781. #define ASIC_INT_DIG6_ENCODER_ID 0x0d
  2782. #define ASIC_INT_DIG7_ENCODER_ID 0x0e
  2783. //define Encoder attribute
  2784. #define ATOM_ANALOG_ENCODER 0
  2785. #define ATOM_DIGITAL_ENCODER 1
  2786. #define ATOM_DP_ENCODER 2
  2787. #define ATOM_ENCODER_ENUM_MASK 0x70
  2788. #define ATOM_ENCODER_ENUM_ID1 0x00
  2789. #define ATOM_ENCODER_ENUM_ID2 0x10
  2790. #define ATOM_ENCODER_ENUM_ID3 0x20
  2791. #define ATOM_ENCODER_ENUM_ID4 0x30
  2792. #define ATOM_ENCODER_ENUM_ID5 0x40
  2793. #define ATOM_ENCODER_ENUM_ID6 0x50
  2794. #define ATOM_DEVICE_CRT1_INDEX 0x00000000
  2795. #define ATOM_DEVICE_LCD1_INDEX 0x00000001
  2796. #define ATOM_DEVICE_TV1_INDEX 0x00000002
  2797. #define ATOM_DEVICE_DFP1_INDEX 0x00000003
  2798. #define ATOM_DEVICE_CRT2_INDEX 0x00000004
  2799. #define ATOM_DEVICE_LCD2_INDEX 0x00000005
  2800. #define ATOM_DEVICE_DFP6_INDEX 0x00000006
  2801. #define ATOM_DEVICE_DFP2_INDEX 0x00000007
  2802. #define ATOM_DEVICE_CV_INDEX 0x00000008
  2803. #define ATOM_DEVICE_DFP3_INDEX 0x00000009
  2804. #define ATOM_DEVICE_DFP4_INDEX 0x0000000A
  2805. #define ATOM_DEVICE_DFP5_INDEX 0x0000000B
  2806. #define ATOM_DEVICE_RESERVEDC_INDEX 0x0000000C
  2807. #define ATOM_DEVICE_RESERVEDD_INDEX 0x0000000D
  2808. #define ATOM_DEVICE_RESERVEDE_INDEX 0x0000000E
  2809. #define ATOM_DEVICE_RESERVEDF_INDEX 0x0000000F
  2810. #define ATOM_MAX_SUPPORTED_DEVICE_INFO (ATOM_DEVICE_DFP3_INDEX+1)
  2811. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_2 ATOM_MAX_SUPPORTED_DEVICE_INFO
  2812. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_3 (ATOM_DEVICE_DFP5_INDEX + 1 )
  2813. #define ATOM_MAX_SUPPORTED_DEVICE (ATOM_DEVICE_RESERVEDF_INDEX+1)
  2814. #define ATOM_DEVICE_CRT1_SUPPORT (0x1L << ATOM_DEVICE_CRT1_INDEX )
  2815. #define ATOM_DEVICE_LCD1_SUPPORT (0x1L << ATOM_DEVICE_LCD1_INDEX )
  2816. #define ATOM_DEVICE_TV1_SUPPORT (0x1L << ATOM_DEVICE_TV1_INDEX )
  2817. #define ATOM_DEVICE_DFP1_SUPPORT (0x1L << ATOM_DEVICE_DFP1_INDEX )
  2818. #define ATOM_DEVICE_CRT2_SUPPORT (0x1L << ATOM_DEVICE_CRT2_INDEX )
  2819. #define ATOM_DEVICE_LCD2_SUPPORT (0x1L << ATOM_DEVICE_LCD2_INDEX )
  2820. #define ATOM_DEVICE_DFP6_SUPPORT (0x1L << ATOM_DEVICE_DFP6_INDEX )
  2821. #define ATOM_DEVICE_DFP2_SUPPORT (0x1L << ATOM_DEVICE_DFP2_INDEX )
  2822. #define ATOM_DEVICE_CV_SUPPORT (0x1L << ATOM_DEVICE_CV_INDEX )
  2823. #define ATOM_DEVICE_DFP3_SUPPORT (0x1L << ATOM_DEVICE_DFP3_INDEX )
  2824. #define ATOM_DEVICE_DFP4_SUPPORT (0x1L << ATOM_DEVICE_DFP4_INDEX )
  2825. #define ATOM_DEVICE_DFP5_SUPPORT (0x1L << ATOM_DEVICE_DFP5_INDEX )
  2826. #define ATOM_DEVICE_CRT_SUPPORT (ATOM_DEVICE_CRT1_SUPPORT | ATOM_DEVICE_CRT2_SUPPORT)
  2827. #define ATOM_DEVICE_DFP_SUPPORT (ATOM_DEVICE_DFP1_SUPPORT | ATOM_DEVICE_DFP2_SUPPORT | ATOM_DEVICE_DFP3_SUPPORT | ATOM_DEVICE_DFP4_SUPPORT | ATOM_DEVICE_DFP5_SUPPORT | ATOM_DEVICE_DFP6_SUPPORT)
  2828. #define ATOM_DEVICE_TV_SUPPORT ATOM_DEVICE_TV1_SUPPORT
  2829. #define ATOM_DEVICE_LCD_SUPPORT (ATOM_DEVICE_LCD1_SUPPORT | ATOM_DEVICE_LCD2_SUPPORT)
  2830. #define ATOM_DEVICE_CONNECTOR_TYPE_MASK 0x000000F0
  2831. #define ATOM_DEVICE_CONNECTOR_TYPE_SHIFT 0x00000004
  2832. #define ATOM_DEVICE_CONNECTOR_VGA 0x00000001
  2833. #define ATOM_DEVICE_CONNECTOR_DVI_I 0x00000002
  2834. #define ATOM_DEVICE_CONNECTOR_DVI_D 0x00000003
  2835. #define ATOM_DEVICE_CONNECTOR_DVI_A 0x00000004
  2836. #define ATOM_DEVICE_CONNECTOR_SVIDEO 0x00000005
  2837. #define ATOM_DEVICE_CONNECTOR_COMPOSITE 0x00000006
  2838. #define ATOM_DEVICE_CONNECTOR_LVDS 0x00000007
  2839. #define ATOM_DEVICE_CONNECTOR_DIGI_LINK 0x00000008
  2840. #define ATOM_DEVICE_CONNECTOR_SCART 0x00000009
  2841. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_A 0x0000000A
  2842. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_B 0x0000000B
  2843. #define ATOM_DEVICE_CONNECTOR_CASE_1 0x0000000E
  2844. #define ATOM_DEVICE_CONNECTOR_DISPLAYPORT 0x0000000F
  2845. #define ATOM_DEVICE_DAC_INFO_MASK 0x0000000F
  2846. #define ATOM_DEVICE_DAC_INFO_SHIFT 0x00000000
  2847. #define ATOM_DEVICE_DAC_INFO_NODAC 0x00000000
  2848. #define ATOM_DEVICE_DAC_INFO_DACA 0x00000001
  2849. #define ATOM_DEVICE_DAC_INFO_DACB 0x00000002
  2850. #define ATOM_DEVICE_DAC_INFO_EXDAC 0x00000003
  2851. #define ATOM_DEVICE_I2C_ID_NOI2C 0x00000000
  2852. #define ATOM_DEVICE_I2C_LINEMUX_MASK 0x0000000F
  2853. #define ATOM_DEVICE_I2C_LINEMUX_SHIFT 0x00000000
  2854. #define ATOM_DEVICE_I2C_ID_MASK 0x00000070
  2855. #define ATOM_DEVICE_I2C_ID_SHIFT 0x00000004
  2856. #define ATOM_DEVICE_I2C_ID_IS_FOR_NON_MM_USE 0x00000001
  2857. #define ATOM_DEVICE_I2C_ID_IS_FOR_MM_USE 0x00000002
  2858. #define ATOM_DEVICE_I2C_ID_IS_FOR_SDVO_USE 0x00000003 //For IGP RS600
  2859. #define ATOM_DEVICE_I2C_ID_IS_FOR_DAC_SCL 0x00000004 //For IGP RS690
  2860. #define ATOM_DEVICE_I2C_HARDWARE_CAP_MASK 0x00000080
  2861. #define ATOM_DEVICE_I2C_HARDWARE_CAP_SHIFT 0x00000007
  2862. #define ATOM_DEVICE_USES_SOFTWARE_ASSISTED_I2C 0x00000000
  2863. #define ATOM_DEVICE_USES_HARDWARE_ASSISTED_I2C 0x00000001
  2864. // usDeviceSupport:
  2865. // Bits0 = 0 - no CRT1 support= 1- CRT1 is supported
  2866. // Bit 1 = 0 - no LCD1 support= 1- LCD1 is supported
  2867. // Bit 2 = 0 - no TV1 support= 1- TV1 is supported
  2868. // Bit 3 = 0 - no DFP1 support= 1- DFP1 is supported
  2869. // Bit 4 = 0 - no CRT2 support= 1- CRT2 is supported
  2870. // Bit 5 = 0 - no LCD2 support= 1- LCD2 is supported
  2871. // Bit 6 = 0 - no DFP6 support= 1- DFP6 is supported
  2872. // Bit 7 = 0 - no DFP2 support= 1- DFP2 is supported
  2873. // Bit 8 = 0 - no CV support= 1- CV is supported
  2874. // Bit 9 = 0 - no DFP3 support= 1- DFP3 is supported
  2875. // Bit 10= 0 - no DFP4 support= 1- DFP4 is supported
  2876. // Bit 11= 0 - no DFP5 support= 1- DFP5 is supported
  2877. //
  2878. //
  2879. /****************************************************************************/
  2880. // Structure used in MclkSS_InfoTable
  2881. /****************************************************************************/
  2882. // ucI2C_ConfigID
  2883. // [7:0] - I2C LINE Associate ID
  2884. // = 0 - no I2C
  2885. // [7] - HW_Cap = 1, [6:0]=HW assisted I2C ID(HW line selection)
  2886. // = 0, [6:0]=SW assisted I2C ID
  2887. // [6-4] - HW_ENGINE_ID = 1, HW engine for NON multimedia use
  2888. // = 2, HW engine for Multimedia use
  2889. // = 3-7 Reserved for future I2C engines
  2890. // [3-0] - I2C_LINE_MUX = A Mux number when it's HW assisted I2C or GPIO ID when it's SW I2C
  2891. typedef struct _ATOM_I2C_ID_CONFIG
  2892. {
  2893. #if ATOM_BIG_ENDIAN
  2894. UCHAR bfHW_Capable:1;
  2895. UCHAR bfHW_EngineID:3;
  2896. UCHAR bfI2C_LineMux:4;
  2897. #else
  2898. UCHAR bfI2C_LineMux:4;
  2899. UCHAR bfHW_EngineID:3;
  2900. UCHAR bfHW_Capable:1;
  2901. #endif
  2902. }ATOM_I2C_ID_CONFIG;
  2903. typedef union _ATOM_I2C_ID_CONFIG_ACCESS
  2904. {
  2905. ATOM_I2C_ID_CONFIG sbfAccess;
  2906. UCHAR ucAccess;
  2907. }ATOM_I2C_ID_CONFIG_ACCESS;
  2908. /****************************************************************************/
  2909. // Structure used in GPIO_I2C_InfoTable
  2910. /****************************************************************************/
  2911. typedef struct _ATOM_GPIO_I2C_ASSIGMENT
  2912. {
  2913. USHORT usClkMaskRegisterIndex;
  2914. USHORT usClkEnRegisterIndex;
  2915. USHORT usClkY_RegisterIndex;
  2916. USHORT usClkA_RegisterIndex;
  2917. USHORT usDataMaskRegisterIndex;
  2918. USHORT usDataEnRegisterIndex;
  2919. USHORT usDataY_RegisterIndex;
  2920. USHORT usDataA_RegisterIndex;
  2921. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  2922. UCHAR ucClkMaskShift;
  2923. UCHAR ucClkEnShift;
  2924. UCHAR ucClkY_Shift;
  2925. UCHAR ucClkA_Shift;
  2926. UCHAR ucDataMaskShift;
  2927. UCHAR ucDataEnShift;
  2928. UCHAR ucDataY_Shift;
  2929. UCHAR ucDataA_Shift;
  2930. UCHAR ucReserved1;
  2931. UCHAR ucReserved2;
  2932. }ATOM_GPIO_I2C_ASSIGMENT;
  2933. typedef struct _ATOM_GPIO_I2C_INFO
  2934. {
  2935. ATOM_COMMON_TABLE_HEADER sHeader;
  2936. ATOM_GPIO_I2C_ASSIGMENT asGPIO_Info[ATOM_MAX_SUPPORTED_DEVICE];
  2937. }ATOM_GPIO_I2C_INFO;
  2938. /****************************************************************************/
  2939. // Common Structure used in other structures
  2940. /****************************************************************************/
  2941. #ifndef _H2INC
  2942. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2943. typedef struct _ATOM_MODE_MISC_INFO
  2944. {
  2945. #if ATOM_BIG_ENDIAN
  2946. USHORT Reserved:6;
  2947. USHORT RGB888:1;
  2948. USHORT DoubleClock:1;
  2949. USHORT Interlace:1;
  2950. USHORT CompositeSync:1;
  2951. USHORT V_ReplicationBy2:1;
  2952. USHORT H_ReplicationBy2:1;
  2953. USHORT VerticalCutOff:1;
  2954. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2955. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2956. USHORT HorizontalCutOff:1;
  2957. #else
  2958. USHORT HorizontalCutOff:1;
  2959. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2960. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2961. USHORT VerticalCutOff:1;
  2962. USHORT H_ReplicationBy2:1;
  2963. USHORT V_ReplicationBy2:1;
  2964. USHORT CompositeSync:1;
  2965. USHORT Interlace:1;
  2966. USHORT DoubleClock:1;
  2967. USHORT RGB888:1;
  2968. USHORT Reserved:6;
  2969. #endif
  2970. }ATOM_MODE_MISC_INFO;
  2971. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2972. {
  2973. ATOM_MODE_MISC_INFO sbfAccess;
  2974. USHORT usAccess;
  2975. }ATOM_MODE_MISC_INFO_ACCESS;
  2976. #else
  2977. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2978. {
  2979. USHORT usAccess;
  2980. }ATOM_MODE_MISC_INFO_ACCESS;
  2981. #endif
  2982. // usModeMiscInfo-
  2983. #define ATOM_H_CUTOFF 0x01
  2984. #define ATOM_HSYNC_POLARITY 0x02 //0=Active High, 1=Active Low
  2985. #define ATOM_VSYNC_POLARITY 0x04 //0=Active High, 1=Active Low
  2986. #define ATOM_V_CUTOFF 0x08
  2987. #define ATOM_H_REPLICATIONBY2 0x10
  2988. #define ATOM_V_REPLICATIONBY2 0x20
  2989. #define ATOM_COMPOSITESYNC 0x40
  2990. #define ATOM_INTERLACE 0x80
  2991. #define ATOM_DOUBLE_CLOCK_MODE 0x100
  2992. #define ATOM_RGB888_MODE 0x200
  2993. //usRefreshRate-
  2994. #define ATOM_REFRESH_43 43
  2995. #define ATOM_REFRESH_47 47
  2996. #define ATOM_REFRESH_56 56
  2997. #define ATOM_REFRESH_60 60
  2998. #define ATOM_REFRESH_65 65
  2999. #define ATOM_REFRESH_70 70
  3000. #define ATOM_REFRESH_72 72
  3001. #define ATOM_REFRESH_75 75
  3002. #define ATOM_REFRESH_85 85
  3003. // ATOM_MODE_TIMING data are exactly the same as VESA timing data.
  3004. // Translation from EDID to ATOM_MODE_TIMING, use the following formula.
  3005. //
  3006. // VESA_HTOTAL = VESA_ACTIVE + 2* VESA_BORDER + VESA_BLANK
  3007. // = EDID_HA + EDID_HBL
  3008. // VESA_HDISP = VESA_ACTIVE = EDID_HA
  3009. // VESA_HSYNC_START = VESA_ACTIVE + VESA_BORDER + VESA_FRONT_PORCH
  3010. // = EDID_HA + EDID_HSO
  3011. // VESA_HSYNC_WIDTH = VESA_HSYNC_TIME = EDID_HSPW
  3012. // VESA_BORDER = EDID_BORDER
  3013. /****************************************************************************/
  3014. // Structure used in SetCRTC_UsingDTDTimingTable
  3015. /****************************************************************************/
  3016. typedef struct _SET_CRTC_USING_DTD_TIMING_PARAMETERS
  3017. {
  3018. USHORT usH_Size;
  3019. USHORT usH_Blanking_Time;
  3020. USHORT usV_Size;
  3021. USHORT usV_Blanking_Time;
  3022. USHORT usH_SyncOffset;
  3023. USHORT usH_SyncWidth;
  3024. USHORT usV_SyncOffset;
  3025. USHORT usV_SyncWidth;
  3026. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3027. UCHAR ucH_Border; // From DFP EDID
  3028. UCHAR ucV_Border;
  3029. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  3030. UCHAR ucPadding[3];
  3031. }SET_CRTC_USING_DTD_TIMING_PARAMETERS;
  3032. /****************************************************************************/
  3033. // Structure used in SetCRTC_TimingTable
  3034. /****************************************************************************/
  3035. typedef struct _SET_CRTC_TIMING_PARAMETERS
  3036. {
  3037. USHORT usH_Total; // horizontal total
  3038. USHORT usH_Disp; // horizontal display
  3039. USHORT usH_SyncStart; // horozontal Sync start
  3040. USHORT usH_SyncWidth; // horizontal Sync width
  3041. USHORT usV_Total; // vertical total
  3042. USHORT usV_Disp; // vertical display
  3043. USHORT usV_SyncStart; // vertical Sync start
  3044. USHORT usV_SyncWidth; // vertical Sync width
  3045. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3046. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  3047. UCHAR ucOverscanRight; // right
  3048. UCHAR ucOverscanLeft; // left
  3049. UCHAR ucOverscanBottom; // bottom
  3050. UCHAR ucOverscanTop; // top
  3051. UCHAR ucReserved;
  3052. }SET_CRTC_TIMING_PARAMETERS;
  3053. #define SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION SET_CRTC_TIMING_PARAMETERS
  3054. /****************************************************************************/
  3055. // Structure used in StandardVESA_TimingTable
  3056. // AnalogTV_InfoTable
  3057. // ComponentVideoInfoTable
  3058. /****************************************************************************/
  3059. typedef struct _ATOM_MODE_TIMING
  3060. {
  3061. USHORT usCRTC_H_Total;
  3062. USHORT usCRTC_H_Disp;
  3063. USHORT usCRTC_H_SyncStart;
  3064. USHORT usCRTC_H_SyncWidth;
  3065. USHORT usCRTC_V_Total;
  3066. USHORT usCRTC_V_Disp;
  3067. USHORT usCRTC_V_SyncStart;
  3068. USHORT usCRTC_V_SyncWidth;
  3069. USHORT usPixelClock; //in 10Khz unit
  3070. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3071. USHORT usCRTC_OverscanRight;
  3072. USHORT usCRTC_OverscanLeft;
  3073. USHORT usCRTC_OverscanBottom;
  3074. USHORT usCRTC_OverscanTop;
  3075. USHORT usReserve;
  3076. UCHAR ucInternalModeNumber;
  3077. UCHAR ucRefreshRate;
  3078. }ATOM_MODE_TIMING;
  3079. typedef struct _ATOM_DTD_FORMAT
  3080. {
  3081. USHORT usPixClk;
  3082. USHORT usHActive;
  3083. USHORT usHBlanking_Time;
  3084. USHORT usVActive;
  3085. USHORT usVBlanking_Time;
  3086. USHORT usHSyncOffset;
  3087. USHORT usHSyncWidth;
  3088. USHORT usVSyncOffset;
  3089. USHORT usVSyncWidth;
  3090. USHORT usImageHSize;
  3091. USHORT usImageVSize;
  3092. UCHAR ucHBorder;
  3093. UCHAR ucVBorder;
  3094. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3095. UCHAR ucInternalModeNumber;
  3096. UCHAR ucRefreshRate;
  3097. }ATOM_DTD_FORMAT;
  3098. /****************************************************************************/
  3099. // Structure used in LVDS_InfoTable
  3100. // * Need a document to describe this table
  3101. /****************************************************************************/
  3102. #define SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  3103. #define SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  3104. #define SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  3105. #define SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  3106. #define SUPPORTED_LCD_REFRESHRATE_48Hz 0x0040
  3107. //ucTableFormatRevision=1
  3108. //ucTableContentRevision=1
  3109. typedef struct _ATOM_LVDS_INFO
  3110. {
  3111. ATOM_COMMON_TABLE_HEADER sHeader;
  3112. ATOM_DTD_FORMAT sLCDTiming;
  3113. USHORT usModePatchTableOffset;
  3114. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3115. USHORT usOffDelayInMs;
  3116. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3117. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3118. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3119. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3120. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3121. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3122. UCHAR ucPanelDefaultRefreshRate;
  3123. UCHAR ucPanelIdentification;
  3124. UCHAR ucSS_Id;
  3125. }ATOM_LVDS_INFO;
  3126. //ucTableFormatRevision=1
  3127. //ucTableContentRevision=2
  3128. typedef struct _ATOM_LVDS_INFO_V12
  3129. {
  3130. ATOM_COMMON_TABLE_HEADER sHeader;
  3131. ATOM_DTD_FORMAT sLCDTiming;
  3132. USHORT usExtInfoTableOffset;
  3133. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3134. USHORT usOffDelayInMs;
  3135. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3136. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3137. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3138. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3139. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3140. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3141. UCHAR ucPanelDefaultRefreshRate;
  3142. UCHAR ucPanelIdentification;
  3143. UCHAR ucSS_Id;
  3144. USHORT usLCDVenderID;
  3145. USHORT usLCDProductID;
  3146. UCHAR ucLCDPanel_SpecialHandlingCap;
  3147. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3148. UCHAR ucReserved[2];
  3149. }ATOM_LVDS_INFO_V12;
  3150. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3151. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3152. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3153. #define LCDPANEL_CAP_READ_EDID 0x1
  3154. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3155. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3156. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3157. #define LCDPANEL_CAP_DRR_SUPPORTED 0x2
  3158. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3159. #define LCDPANEL_CAP_eDP 0x4
  3160. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3161. //Bit 6 5 4
  3162. // 0 0 0 - Color bit depth is undefined
  3163. // 0 0 1 - 6 Bits per Primary Color
  3164. // 0 1 0 - 8 Bits per Primary Color
  3165. // 0 1 1 - 10 Bits per Primary Color
  3166. // 1 0 0 - 12 Bits per Primary Color
  3167. // 1 0 1 - 14 Bits per Primary Color
  3168. // 1 1 0 - 16 Bits per Primary Color
  3169. // 1 1 1 - Reserved
  3170. #define PANEL_COLOR_BIT_DEPTH_MASK 0x70
  3171. // Bit7:{=0:Random Dithering disabled;1 Random Dithering enabled}
  3172. #define PANEL_RANDOM_DITHER 0x80
  3173. #define PANEL_RANDOM_DITHER_MASK 0x80
  3174. #define ATOM_LVDS_INFO_LAST ATOM_LVDS_INFO_V12 // no need to change this
  3175. typedef struct _ATOM_LCD_REFRESH_RATE_SUPPORT
  3176. {
  3177. UCHAR ucSupportedRefreshRate;
  3178. UCHAR ucMinRefreshRateForDRR;
  3179. }ATOM_LCD_REFRESH_RATE_SUPPORT;
  3180. /****************************************************************************/
  3181. // Structures used by LCD_InfoTable V1.3 Note: previous version was called ATOM_LVDS_INFO_V12
  3182. // ASIC Families: NI
  3183. // ucTableFormatRevision=1
  3184. // ucTableContentRevision=3
  3185. /****************************************************************************/
  3186. typedef struct _ATOM_LCD_INFO_V13
  3187. {
  3188. ATOM_COMMON_TABLE_HEADER sHeader;
  3189. ATOM_DTD_FORMAT sLCDTiming;
  3190. USHORT usExtInfoTableOffset;
  3191. union
  3192. {
  3193. USHORT usSupportedRefreshRate;
  3194. ATOM_LCD_REFRESH_RATE_SUPPORT sRefreshRateSupport;
  3195. };
  3196. ULONG ulReserved0;
  3197. UCHAR ucLCD_Misc; // Reorganized in V13
  3198. // Bit0: {=0:single, =1:dual},
  3199. // Bit1: {=0:LDI format for RGB888, =1 FPDI format for RGB888} // was {=0:666RGB, =1:888RGB},
  3200. // Bit3:2: {Grey level}
  3201. // Bit6:4 Color Bit Depth definition (see below definition in EDID V1.4 @BYTE 14h)
  3202. // Bit7 Reserved. was for ATOM_PANEL_MISC_API_ENABLED, still need it?
  3203. UCHAR ucPanelDefaultRefreshRate;
  3204. UCHAR ucPanelIdentification;
  3205. UCHAR ucSS_Id;
  3206. USHORT usLCDVenderID;
  3207. USHORT usLCDProductID;
  3208. UCHAR ucLCDPanel_SpecialHandlingCap; // Reorganized in V13
  3209. // Bit0: Once DAL sees this CAP is set, it will read EDID from LCD on its own
  3210. // Bit1: See LCDPANEL_CAP_DRR_SUPPORTED
  3211. // Bit2: a quick reference whether an embadded panel (LCD1 ) is LVDS (0) or eDP (1)
  3212. // Bit7-3: Reserved
  3213. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3214. USHORT usBacklightPWM; // Backlight PWM in Hz. New in _V13
  3215. UCHAR ucPowerSequenceDIGONtoDE_in4Ms;
  3216. UCHAR ucPowerSequenceDEtoVARY_BL_in4Ms;
  3217. UCHAR ucPowerSequenceVARY_BLtoDE_in4Ms;
  3218. UCHAR ucPowerSequenceDEtoDIGON_in4Ms;
  3219. UCHAR ucOffDelay_in4Ms;
  3220. UCHAR ucPowerSequenceVARY_BLtoBLON_in4Ms;
  3221. UCHAR ucPowerSequenceBLONtoVARY_BL_in4Ms;
  3222. UCHAR ucReserved1;
  3223. UCHAR ucDPCD_eDP_CONFIGURATION_CAP; // dpcd 0dh
  3224. UCHAR ucDPCD_MAX_LINK_RATE; // dpcd 01h
  3225. UCHAR ucDPCD_MAX_LANE_COUNT; // dpcd 02h
  3226. UCHAR ucDPCD_MAX_DOWNSPREAD; // dpcd 03h
  3227. USHORT usMaxPclkFreqInSingleLink; // Max PixelClock frequency in single link mode.
  3228. UCHAR uceDPToLVDSRxId;
  3229. UCHAR ucLcdReservd;
  3230. ULONG ulReserved[2];
  3231. }ATOM_LCD_INFO_V13;
  3232. #define ATOM_LCD_INFO_LAST ATOM_LCD_INFO_V13
  3233. //Definitions for ucLCD_Misc
  3234. #define ATOM_PANEL_MISC_V13_DUAL 0x00000001
  3235. #define ATOM_PANEL_MISC_V13_FPDI 0x00000002
  3236. #define ATOM_PANEL_MISC_V13_GREY_LEVEL 0x0000000C
  3237. #define ATOM_PANEL_MISC_V13_GREY_LEVEL_SHIFT 2
  3238. #define ATOM_PANEL_MISC_V13_COLOR_BIT_DEPTH_MASK 0x70
  3239. #define ATOM_PANEL_MISC_V13_6BIT_PER_COLOR 0x10
  3240. #define ATOM_PANEL_MISC_V13_8BIT_PER_COLOR 0x20
  3241. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3242. //Bit 6 5 4
  3243. // 0 0 0 - Color bit depth is undefined
  3244. // 0 0 1 - 6 Bits per Primary Color
  3245. // 0 1 0 - 8 Bits per Primary Color
  3246. // 0 1 1 - 10 Bits per Primary Color
  3247. // 1 0 0 - 12 Bits per Primary Color
  3248. // 1 0 1 - 14 Bits per Primary Color
  3249. // 1 1 0 - 16 Bits per Primary Color
  3250. // 1 1 1 - Reserved
  3251. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3252. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3253. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3254. #define LCDPANEL_CAP_V13_READ_EDID 0x1 // = LCDPANEL_CAP_READ_EDID no change comparing to previous version
  3255. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3256. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3257. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3258. #define LCDPANEL_CAP_V13_DRR_SUPPORTED 0x2 // = LCDPANEL_CAP_DRR_SUPPORTED no change comparing to previous version
  3259. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3260. #define LCDPANEL_CAP_V13_eDP 0x4 // = LCDPANEL_CAP_eDP no change comparing to previous version
  3261. //uceDPToLVDSRxId
  3262. #define eDP_TO_LVDS_RX_DISABLE 0x00 // no eDP->LVDS translator chip
  3263. #define eDP_TO_LVDS_COMMON_ID 0x01 // common eDP->LVDS translator chip without AMD SW init
  3264. #define eDP_TO_LVDS_RT_ID 0x02 // RT tansaltor which require AMD SW init
  3265. typedef struct _ATOM_PATCH_RECORD_MODE
  3266. {
  3267. UCHAR ucRecordType;
  3268. USHORT usHDisp;
  3269. USHORT usVDisp;
  3270. }ATOM_PATCH_RECORD_MODE;
  3271. typedef struct _ATOM_LCD_RTS_RECORD
  3272. {
  3273. UCHAR ucRecordType;
  3274. UCHAR ucRTSValue;
  3275. }ATOM_LCD_RTS_RECORD;
  3276. //!! If the record below exits, it shoud always be the first record for easy use in command table!!!
  3277. // The record below is only used when LVDS_Info is present. From ATOM_LVDS_INFO_V12, use ucLCDPanel_SpecialHandlingCap instead.
  3278. typedef struct _ATOM_LCD_MODE_CONTROL_CAP
  3279. {
  3280. UCHAR ucRecordType;
  3281. USHORT usLCDCap;
  3282. }ATOM_LCD_MODE_CONTROL_CAP;
  3283. #define LCD_MODE_CAP_BL_OFF 1
  3284. #define LCD_MODE_CAP_CRTC_OFF 2
  3285. #define LCD_MODE_CAP_PANEL_OFF 4
  3286. typedef struct _ATOM_FAKE_EDID_PATCH_RECORD
  3287. {
  3288. UCHAR ucRecordType;
  3289. UCHAR ucFakeEDIDLength; // = 128 means EDID lenght is 128 bytes, otherwise the EDID length = ucFakeEDIDLength*128
  3290. UCHAR ucFakeEDIDString[1]; // This actually has ucFakeEdidLength elements.
  3291. } ATOM_FAKE_EDID_PATCH_RECORD;
  3292. typedef struct _ATOM_PANEL_RESOLUTION_PATCH_RECORD
  3293. {
  3294. UCHAR ucRecordType;
  3295. USHORT usHSize;
  3296. USHORT usVSize;
  3297. }ATOM_PANEL_RESOLUTION_PATCH_RECORD;
  3298. #define LCD_MODE_PATCH_RECORD_MODE_TYPE 1
  3299. #define LCD_RTS_RECORD_TYPE 2
  3300. #define LCD_CAP_RECORD_TYPE 3
  3301. #define LCD_FAKE_EDID_PATCH_RECORD_TYPE 4
  3302. #define LCD_PANEL_RESOLUTION_RECORD_TYPE 5
  3303. #define LCD_EDID_OFFSET_PATCH_RECORD_TYPE 6
  3304. #define ATOM_RECORD_END_TYPE 0xFF
  3305. /****************************Spread Spectrum Info Table Definitions **********************/
  3306. //ucTableFormatRevision=1
  3307. //ucTableContentRevision=2
  3308. typedef struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT
  3309. {
  3310. USHORT usSpreadSpectrumPercentage;
  3311. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Bit2=1: PCIE REFCLK SS =0 iternal PPLL SS Others:TBD
  3312. UCHAR ucSS_Step;
  3313. UCHAR ucSS_Delay;
  3314. UCHAR ucSS_Id;
  3315. UCHAR ucRecommendedRef_Div;
  3316. UCHAR ucSS_Range; //it was reserved for V11
  3317. }ATOM_SPREAD_SPECTRUM_ASSIGNMENT;
  3318. #define ATOM_MAX_SS_ENTRY 16
  3319. #define ATOM_DP_SS_ID1 0x0f1 // SS ID for internal DP stream at 2.7Ghz. if ATOM_DP_SS_ID2 does not exist in SS_InfoTable, it is used for internal DP stream at 1.62Ghz as well.
  3320. #define ATOM_DP_SS_ID2 0x0f2 // SS ID for internal DP stream at 1.62Ghz, if it exists in SS_InfoTable.
  3321. #define ATOM_LVLINK_2700MHz_SS_ID 0x0f3 // SS ID for LV link translator chip at 2.7Ghz
  3322. #define ATOM_LVLINK_1620MHz_SS_ID 0x0f4 // SS ID for LV link translator chip at 1.62Ghz
  3323. #define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  3324. #define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  3325. #define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  3326. #define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  3327. #define ATOM_INTERNAL_SS_MASK 0x00000000
  3328. #define ATOM_EXTERNAL_SS_MASK 0x00000002
  3329. #define EXEC_SS_STEP_SIZE_SHIFT 2
  3330. #define EXEC_SS_DELAY_SHIFT 4
  3331. #define ACTIVEDATA_TO_BLON_DELAY_SHIFT 4
  3332. typedef struct _ATOM_SPREAD_SPECTRUM_INFO
  3333. {
  3334. ATOM_COMMON_TABLE_HEADER sHeader;
  3335. ATOM_SPREAD_SPECTRUM_ASSIGNMENT asSS_Info[ATOM_MAX_SS_ENTRY];
  3336. }ATOM_SPREAD_SPECTRUM_INFO;
  3337. /****************************************************************************/
  3338. // Structure used in AnalogTV_InfoTable (Top level)
  3339. /****************************************************************************/
  3340. //ucTVBootUpDefaultStd definiton:
  3341. //ATOM_TV_NTSC 1
  3342. //ATOM_TV_NTSCJ 2
  3343. //ATOM_TV_PAL 3
  3344. //ATOM_TV_PALM 4
  3345. //ATOM_TV_PALCN 5
  3346. //ATOM_TV_PALN 6
  3347. //ATOM_TV_PAL60 7
  3348. //ATOM_TV_SECAM 8
  3349. //ucTVSuppportedStd definition:
  3350. #define NTSC_SUPPORT 0x1
  3351. #define NTSCJ_SUPPORT 0x2
  3352. #define PAL_SUPPORT 0x4
  3353. #define PALM_SUPPORT 0x8
  3354. #define PALCN_SUPPORT 0x10
  3355. #define PALN_SUPPORT 0x20
  3356. #define PAL60_SUPPORT 0x40
  3357. #define SECAM_SUPPORT 0x80
  3358. #define MAX_SUPPORTED_TV_TIMING 2
  3359. typedef struct _ATOM_ANALOG_TV_INFO
  3360. {
  3361. ATOM_COMMON_TABLE_HEADER sHeader;
  3362. UCHAR ucTV_SuppportedStandard;
  3363. UCHAR ucTV_BootUpDefaultStandard;
  3364. UCHAR ucExt_TV_ASIC_ID;
  3365. UCHAR ucExt_TV_ASIC_SlaveAddr;
  3366. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_TV_TIMING];
  3367. }ATOM_ANALOG_TV_INFO;
  3368. typedef struct _ATOM_DPCD_INFO
  3369. {
  3370. UCHAR ucRevisionNumber; //10h : Revision 1.0; 11h : Revision 1.1
  3371. UCHAR ucMaxLinkRate; //06h : 1.62Gbps per lane; 0Ah = 2.7Gbps per lane
  3372. UCHAR ucMaxLane; //Bits 4:0 = MAX_LANE_COUNT (1/2/4). Bit 7 = ENHANCED_FRAME_CAP
  3373. UCHAR ucMaxDownSpread; //Bit0 = 0: No Down spread; Bit0 = 1: 0.5% (Subject to change according to DP spec)
  3374. }ATOM_DPCD_INFO;
  3375. #define ATOM_DPCD_MAX_LANE_MASK 0x1F
  3376. /**************************************************************************/
  3377. // VRAM usage and their defintions
  3378. // One chunk of VRAM used by Bios are for HWICON surfaces,EDID data.
  3379. // Current Mode timing and Dail Timing and/or STD timing data EACH device. They can be broken down as below.
  3380. // All the addresses below are the offsets from the frame buffer start.They all MUST be Dword aligned!
  3381. // To driver: The physical address of this memory portion=mmFB_START(4K aligned)+ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR
  3382. // To Bios: ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR->MM_INDEX
  3383. // Moved VESA_MEMORY_IN_64K_BLOCK definition to "AtomConfig.h" so that it can be redefined in design (SKU).
  3384. //#ifndef VESA_MEMORY_IN_64K_BLOCK
  3385. //#define VESA_MEMORY_IN_64K_BLOCK 0x100 //256*64K=16Mb (Max. VESA memory is 16Mb!)
  3386. //#endif
  3387. #define ATOM_EDID_RAW_DATASIZE 256 //In Bytes
  3388. #define ATOM_HWICON_SURFACE_SIZE 4096 //In Bytes
  3389. #define ATOM_HWICON_INFOTABLE_SIZE 32
  3390. #define MAX_DTD_MODE_IN_VRAM 6
  3391. #define ATOM_DTD_MODE_SUPPORT_TBL_SIZE (MAX_DTD_MODE_IN_VRAM*28) //28= (SIZEOF ATOM_DTD_FORMAT)
  3392. #define ATOM_STD_MODE_SUPPORT_TBL_SIZE 32*8 //32 is a predefined number,8= (SIZEOF ATOM_STD_FORMAT)
  3393. //20 bytes for Encoder Type and DPCD in STD EDID area
  3394. #define DFP_ENCODER_TYPE_OFFSET (ATOM_EDID_RAW_DATASIZE + ATOM_DTD_MODE_SUPPORT_TBL_SIZE + ATOM_STD_MODE_SUPPORT_TBL_SIZE - 20)
  3395. #define ATOM_DP_DPCD_OFFSET (DFP_ENCODER_TYPE_OFFSET + 4 )
  3396. #define ATOM_HWICON1_SURFACE_ADDR 0
  3397. #define ATOM_HWICON2_SURFACE_ADDR (ATOM_HWICON1_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3398. #define ATOM_HWICON_INFOTABLE_ADDR (ATOM_HWICON2_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3399. #define ATOM_CRT1_EDID_ADDR (ATOM_HWICON_INFOTABLE_ADDR + ATOM_HWICON_INFOTABLE_SIZE)
  3400. #define ATOM_CRT1_DTD_MODE_TBL_ADDR (ATOM_CRT1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3401. #define ATOM_CRT1_STD_MODE_TBL_ADDR (ATOM_CRT1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3402. #define ATOM_LCD1_EDID_ADDR (ATOM_CRT1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3403. #define ATOM_LCD1_DTD_MODE_TBL_ADDR (ATOM_LCD1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3404. #define ATOM_LCD1_STD_MODE_TBL_ADDR (ATOM_LCD1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3405. #define ATOM_TV1_DTD_MODE_TBL_ADDR (ATOM_LCD1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3406. #define ATOM_DFP1_EDID_ADDR (ATOM_TV1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3407. #define ATOM_DFP1_DTD_MODE_TBL_ADDR (ATOM_DFP1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3408. #define ATOM_DFP1_STD_MODE_TBL_ADDR (ATOM_DFP1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3409. #define ATOM_CRT2_EDID_ADDR (ATOM_DFP1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3410. #define ATOM_CRT2_DTD_MODE_TBL_ADDR (ATOM_CRT2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3411. #define ATOM_CRT2_STD_MODE_TBL_ADDR (ATOM_CRT2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3412. #define ATOM_LCD2_EDID_ADDR (ATOM_CRT2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3413. #define ATOM_LCD2_DTD_MODE_TBL_ADDR (ATOM_LCD2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3414. #define ATOM_LCD2_STD_MODE_TBL_ADDR (ATOM_LCD2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3415. #define ATOM_DFP6_EDID_ADDR (ATOM_LCD2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3416. #define ATOM_DFP6_DTD_MODE_TBL_ADDR (ATOM_DFP6_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3417. #define ATOM_DFP6_STD_MODE_TBL_ADDR (ATOM_DFP6_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3418. #define ATOM_DFP2_EDID_ADDR (ATOM_DFP6_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3419. #define ATOM_DFP2_DTD_MODE_TBL_ADDR (ATOM_DFP2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3420. #define ATOM_DFP2_STD_MODE_TBL_ADDR (ATOM_DFP2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3421. #define ATOM_CV_EDID_ADDR (ATOM_DFP2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3422. #define ATOM_CV_DTD_MODE_TBL_ADDR (ATOM_CV_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3423. #define ATOM_CV_STD_MODE_TBL_ADDR (ATOM_CV_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3424. #define ATOM_DFP3_EDID_ADDR (ATOM_CV_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3425. #define ATOM_DFP3_DTD_MODE_TBL_ADDR (ATOM_DFP3_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3426. #define ATOM_DFP3_STD_MODE_TBL_ADDR (ATOM_DFP3_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3427. #define ATOM_DFP4_EDID_ADDR (ATOM_DFP3_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3428. #define ATOM_DFP4_DTD_MODE_TBL_ADDR (ATOM_DFP4_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3429. #define ATOM_DFP4_STD_MODE_TBL_ADDR (ATOM_DFP4_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3430. #define ATOM_DFP5_EDID_ADDR (ATOM_DFP4_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3431. #define ATOM_DFP5_DTD_MODE_TBL_ADDR (ATOM_DFP5_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3432. #define ATOM_DFP5_STD_MODE_TBL_ADDR (ATOM_DFP5_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3433. #define ATOM_DP_TRAINING_TBL_ADDR (ATOM_DFP5_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3434. #define ATOM_STACK_STORAGE_START (ATOM_DP_TRAINING_TBL_ADDR + 1024)
  3435. #define ATOM_STACK_STORAGE_END ATOM_STACK_STORAGE_START + 512
  3436. //The size below is in Kb!
  3437. #define ATOM_VRAM_RESERVE_SIZE ((((ATOM_STACK_STORAGE_END - ATOM_HWICON1_SURFACE_ADDR)>>10)+4)&0xFFFC)
  3438. #define ATOM_VRAM_RESERVE_V2_SIZE 32
  3439. #define ATOM_VRAM_OPERATION_FLAGS_MASK 0xC0000000L
  3440. #define ATOM_VRAM_OPERATION_FLAGS_SHIFT 30
  3441. #define ATOM_VRAM_BLOCK_NEEDS_NO_RESERVATION 0x1
  3442. #define ATOM_VRAM_BLOCK_NEEDS_RESERVATION 0x0
  3443. /***********************************************************************************/
  3444. // Structure used in VRAM_UsageByFirmwareTable
  3445. // Note1: This table is filled by SetBiosReservationStartInFB in CoreCommSubs.asm
  3446. // at running time.
  3447. // note2: From RV770, the memory is more than 32bit addressable, so we will change
  3448. // ucTableFormatRevision=1,ucTableContentRevision=4, the strcuture remains
  3449. // exactly same as 1.1 and 1.2 (1.3 is never in use), but ulStartAddrUsedByFirmware
  3450. // (in offset to start of memory address) is KB aligned instead of byte aligend.
  3451. // Note3:
  3452. /* If we change usReserved to "usFBUsedbyDrvInKB", then to VBIOS this usFBUsedbyDrvInKB is a predefined, unchanged
  3453. constant across VGA or non VGA adapter,
  3454. for CAIL, The size of FB access area is known, only thing missing is the Offset of FB Access area, so we can have:
  3455. If (ulStartAddrUsedByFirmware!=0)
  3456. FBAccessAreaOffset= ulStartAddrUsedByFirmware - usFBUsedbyDrvInKB;
  3457. Reserved area has been claimed by VBIOS including this FB access area; CAIL doesn't need to reserve any extra area for this purpose
  3458. else //Non VGA case
  3459. if (FB_Size<=2Gb)
  3460. FBAccessAreaOffset= FB_Size - usFBUsedbyDrvInKB;
  3461. else
  3462. FBAccessAreaOffset= Aper_Size - usFBUsedbyDrvInKB
  3463. CAIL needs to claim an reserved area defined by FBAccessAreaOffset and usFBUsedbyDrvInKB in non VGA case.*/
  3464. /***********************************************************************************/
  3465. #define ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO 1
  3466. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO
  3467. {
  3468. ULONG ulStartAddrUsedByFirmware;
  3469. USHORT usFirmwareUseInKb;
  3470. USHORT usReserved;
  3471. }ATOM_FIRMWARE_VRAM_RESERVE_INFO;
  3472. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE
  3473. {
  3474. ATOM_COMMON_TABLE_HEADER sHeader;
  3475. ATOM_FIRMWARE_VRAM_RESERVE_INFO asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3476. }ATOM_VRAM_USAGE_BY_FIRMWARE;
  3477. // change verion to 1.5, when allow driver to allocate the vram area for command table access.
  3478. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5
  3479. {
  3480. ULONG ulStartAddrUsedByFirmware;
  3481. USHORT usFirmwareUseInKb;
  3482. USHORT usFBUsedByDrvInKb;
  3483. }ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5;
  3484. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5
  3485. {
  3486. ATOM_COMMON_TABLE_HEADER sHeader;
  3487. ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5 asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3488. }ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5;
  3489. /****************************************************************************/
  3490. // Structure used in GPIO_Pin_LUTTable
  3491. /****************************************************************************/
  3492. typedef struct _ATOM_GPIO_PIN_ASSIGNMENT
  3493. {
  3494. USHORT usGpioPin_AIndex;
  3495. UCHAR ucGpioPinBitShift;
  3496. UCHAR ucGPIO_ID;
  3497. }ATOM_GPIO_PIN_ASSIGNMENT;
  3498. //ucGPIO_ID pre-define id for multiple usage
  3499. // GPIO use to control PCIE_VDDC in certain SLT board
  3500. #define PCIE_VDDC_CONTROL_GPIO_PINID 56
  3501. //from SMU7.x, if ucGPIO_ID=PP_AC_DC_SWITCH_GPIO_PINID in GPIO_LUTTable, AC/DC swithing feature is enable
  3502. #define PP_AC_DC_SWITCH_GPIO_PINID 60
  3503. //from SMU7.x, if ucGPIO_ID=VDDC_REGULATOR_VRHOT_GPIO_PINID in GPIO_LUTable, VRHot feature is enable
  3504. #define VDDC_VRHOT_GPIO_PINID 61
  3505. //if ucGPIO_ID=VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled
  3506. #define VDDC_PCC_GPIO_PINID 62
  3507. // Only used on certain SLT/PA board to allow utility to cut Efuse.
  3508. #define EFUSE_CUT_ENABLE_GPIO_PINID 63
  3509. // ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO=
  3510. #define DRAM_SELF_REFRESH_GPIO_PINID 64
  3511. // Thermal interrupt output->system thermal chip GPIO pin
  3512. #define THERMAL_INT_OUTPUT_GPIO_PINID 65
  3513. typedef struct _ATOM_GPIO_PIN_LUT
  3514. {
  3515. ATOM_COMMON_TABLE_HEADER sHeader;
  3516. ATOM_GPIO_PIN_ASSIGNMENT asGPIO_Pin[1];
  3517. }ATOM_GPIO_PIN_LUT;
  3518. /****************************************************************************/
  3519. // Structure used in ComponentVideoInfoTable
  3520. /****************************************************************************/
  3521. #define GPIO_PIN_ACTIVE_HIGH 0x1
  3522. #define MAX_SUPPORTED_CV_STANDARDS 5
  3523. // definitions for ATOM_D_INFO.ucSettings
  3524. #define ATOM_GPIO_SETTINGS_BITSHIFT_MASK 0x1F // [4:0]
  3525. #define ATOM_GPIO_SETTINGS_RESERVED_MASK 0x60 // [6:5] = must be zeroed out
  3526. #define ATOM_GPIO_SETTINGS_ACTIVE_MASK 0x80 // [7]
  3527. typedef struct _ATOM_GPIO_INFO
  3528. {
  3529. USHORT usAOffset;
  3530. UCHAR ucSettings;
  3531. UCHAR ucReserved;
  3532. }ATOM_GPIO_INFO;
  3533. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucMiscInfo (bit vector)
  3534. #define ATOM_CV_RESTRICT_FORMAT_SELECTION 0x2
  3535. // definitions for ATOM_COMPONENT_VIDEO_INFO.uc480i/uc480p/uc720p/uc1080i
  3536. #define ATOM_GPIO_DEFAULT_MODE_EN 0x80 //[7];
  3537. #define ATOM_GPIO_SETTING_PERMODE_MASK 0x7F //[6:0]
  3538. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucLetterBoxMode
  3539. //Line 3 out put 5V.
  3540. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_A 0x01 //represent gpio 3 state for 16:9
  3541. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_B 0x02 //represent gpio 4 state for 16:9
  3542. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_SHIFT 0x0
  3543. //Line 3 out put 2.2V
  3544. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_A 0x04 //represent gpio 3 state for 4:3 Letter box
  3545. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_B 0x08 //represent gpio 4 state for 4:3 Letter box
  3546. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_SHIFT 0x2
  3547. //Line 3 out put 0V
  3548. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_A 0x10 //represent gpio 3 state for 4:3
  3549. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_B 0x20 //represent gpio 4 state for 4:3
  3550. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_SHIFT 0x4
  3551. #define ATOM_CV_LINE3_ASPECTRATIO_MASK 0x3F // bit [5:0]
  3552. #define ATOM_CV_LINE3_ASPECTRATIO_EXIST 0x80 //bit 7
  3553. //GPIO bit index in gpio setting per mode value, also represend the block no. in gpio blocks.
  3554. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_A 3 //bit 3 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3555. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_B 4 //bit 4 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3556. typedef struct _ATOM_COMPONENT_VIDEO_INFO
  3557. {
  3558. ATOM_COMMON_TABLE_HEADER sHeader;
  3559. USHORT usMask_PinRegisterIndex;
  3560. USHORT usEN_PinRegisterIndex;
  3561. USHORT usY_PinRegisterIndex;
  3562. USHORT usA_PinRegisterIndex;
  3563. UCHAR ucBitShift;
  3564. UCHAR ucPinActiveState; //ucPinActiveState: Bit0=1 active high, =0 active low
  3565. ATOM_DTD_FORMAT sReserved; // must be zeroed out
  3566. UCHAR ucMiscInfo;
  3567. UCHAR uc480i;
  3568. UCHAR uc480p;
  3569. UCHAR uc720p;
  3570. UCHAR uc1080i;
  3571. UCHAR ucLetterBoxMode;
  3572. UCHAR ucReserved[3];
  3573. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3574. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3575. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3576. }ATOM_COMPONENT_VIDEO_INFO;
  3577. //ucTableFormatRevision=2
  3578. //ucTableContentRevision=1
  3579. typedef struct _ATOM_COMPONENT_VIDEO_INFO_V21
  3580. {
  3581. ATOM_COMMON_TABLE_HEADER sHeader;
  3582. UCHAR ucMiscInfo;
  3583. UCHAR uc480i;
  3584. UCHAR uc480p;
  3585. UCHAR uc720p;
  3586. UCHAR uc1080i;
  3587. UCHAR ucReserved;
  3588. UCHAR ucLetterBoxMode;
  3589. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3590. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3591. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3592. }ATOM_COMPONENT_VIDEO_INFO_V21;
  3593. #define ATOM_COMPONENT_VIDEO_INFO_LAST ATOM_COMPONENT_VIDEO_INFO_V21
  3594. /****************************************************************************/
  3595. // Structure used in object_InfoTable
  3596. /****************************************************************************/
  3597. typedef struct _ATOM_OBJECT_HEADER
  3598. {
  3599. ATOM_COMMON_TABLE_HEADER sHeader;
  3600. USHORT usDeviceSupport;
  3601. USHORT usConnectorObjectTableOffset;
  3602. USHORT usRouterObjectTableOffset;
  3603. USHORT usEncoderObjectTableOffset;
  3604. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3605. USHORT usDisplayPathTableOffset;
  3606. }ATOM_OBJECT_HEADER;
  3607. typedef struct _ATOM_OBJECT_HEADER_V3
  3608. {
  3609. ATOM_COMMON_TABLE_HEADER sHeader;
  3610. USHORT usDeviceSupport;
  3611. USHORT usConnectorObjectTableOffset;
  3612. USHORT usRouterObjectTableOffset;
  3613. USHORT usEncoderObjectTableOffset;
  3614. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3615. USHORT usDisplayPathTableOffset;
  3616. USHORT usMiscObjectTableOffset;
  3617. }ATOM_OBJECT_HEADER_V3;
  3618. typedef struct _ATOM_DISPLAY_OBJECT_PATH
  3619. {
  3620. USHORT usDeviceTag; //supported device
  3621. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3622. USHORT usConnObjectId; //Connector Object ID
  3623. USHORT usGPUObjectId; //GPU ID
  3624. USHORT usGraphicObjIds[1]; //1st Encoder Obj source from GPU to last Graphic Obj destinate to connector.
  3625. }ATOM_DISPLAY_OBJECT_PATH;
  3626. typedef struct _ATOM_DISPLAY_EXTERNAL_OBJECT_PATH
  3627. {
  3628. USHORT usDeviceTag; //supported device
  3629. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3630. USHORT usConnObjectId; //Connector Object ID
  3631. USHORT usGPUObjectId; //GPU ID
  3632. USHORT usGraphicObjIds[2]; //usGraphicObjIds[0]= GPU internal encoder, usGraphicObjIds[1]= external encoder
  3633. }ATOM_DISPLAY_EXTERNAL_OBJECT_PATH;
  3634. typedef struct _ATOM_DISPLAY_OBJECT_PATH_TABLE
  3635. {
  3636. UCHAR ucNumOfDispPath;
  3637. UCHAR ucVersion;
  3638. UCHAR ucPadding[2];
  3639. ATOM_DISPLAY_OBJECT_PATH asDispPath[1];
  3640. }ATOM_DISPLAY_OBJECT_PATH_TABLE;
  3641. typedef struct _ATOM_OBJECT //each object has this structure
  3642. {
  3643. USHORT usObjectID;
  3644. USHORT usSrcDstTableOffset;
  3645. USHORT usRecordOffset; //this pointing to a bunch of records defined below
  3646. USHORT usReserved;
  3647. }ATOM_OBJECT;
  3648. typedef struct _ATOM_OBJECT_TABLE //Above 4 object table offset pointing to a bunch of objects all have this structure
  3649. {
  3650. UCHAR ucNumberOfObjects;
  3651. UCHAR ucPadding[3];
  3652. ATOM_OBJECT asObjects[1];
  3653. }ATOM_OBJECT_TABLE;
  3654. typedef struct _ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT //usSrcDstTableOffset pointing to this structure
  3655. {
  3656. UCHAR ucNumberOfSrc;
  3657. USHORT usSrcObjectID[1];
  3658. UCHAR ucNumberOfDst;
  3659. USHORT usDstObjectID[1];
  3660. }ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT;
  3661. //Two definitions below are for OPM on MXM module designs
  3662. #define EXT_HPDPIN_LUTINDEX_0 0
  3663. #define EXT_HPDPIN_LUTINDEX_1 1
  3664. #define EXT_HPDPIN_LUTINDEX_2 2
  3665. #define EXT_HPDPIN_LUTINDEX_3 3
  3666. #define EXT_HPDPIN_LUTINDEX_4 4
  3667. #define EXT_HPDPIN_LUTINDEX_5 5
  3668. #define EXT_HPDPIN_LUTINDEX_6 6
  3669. #define EXT_HPDPIN_LUTINDEX_7 7
  3670. #define MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES (EXT_HPDPIN_LUTINDEX_7+1)
  3671. #define EXT_AUXDDC_LUTINDEX_0 0
  3672. #define EXT_AUXDDC_LUTINDEX_1 1
  3673. #define EXT_AUXDDC_LUTINDEX_2 2
  3674. #define EXT_AUXDDC_LUTINDEX_3 3
  3675. #define EXT_AUXDDC_LUTINDEX_4 4
  3676. #define EXT_AUXDDC_LUTINDEX_5 5
  3677. #define EXT_AUXDDC_LUTINDEX_6 6
  3678. #define EXT_AUXDDC_LUTINDEX_7 7
  3679. #define MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES (EXT_AUXDDC_LUTINDEX_7+1)
  3680. //ucChannelMapping are defined as following
  3681. //for DP connector, eDP, DP to VGA/LVDS
  3682. //Bit[1:0]: Define which pin connect to DP connector DP_Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3683. //Bit[3:2]: Define which pin connect to DP connector DP_Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3684. //Bit[5:4]: Define which pin connect to DP connector DP_Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3685. //Bit[7:6]: Define which pin connect to DP connector DP_Lane3, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3686. typedef struct _ATOM_DP_CONN_CHANNEL_MAPPING
  3687. {
  3688. #if ATOM_BIG_ENDIAN
  3689. UCHAR ucDP_Lane3_Source:2;
  3690. UCHAR ucDP_Lane2_Source:2;
  3691. UCHAR ucDP_Lane1_Source:2;
  3692. UCHAR ucDP_Lane0_Source:2;
  3693. #else
  3694. UCHAR ucDP_Lane0_Source:2;
  3695. UCHAR ucDP_Lane1_Source:2;
  3696. UCHAR ucDP_Lane2_Source:2;
  3697. UCHAR ucDP_Lane3_Source:2;
  3698. #endif
  3699. }ATOM_DP_CONN_CHANNEL_MAPPING;
  3700. //for DVI/HDMI, in dual link case, both links have to have same mapping.
  3701. //Bit[1:0]: Define which pin connect to DVI connector data Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3702. //Bit[3:2]: Define which pin connect to DVI connector data Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3703. //Bit[5:4]: Define which pin connect to DVI connector data Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3704. //Bit[7:6]: Define which pin connect to DVI connector clock lane, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3705. typedef struct _ATOM_DVI_CONN_CHANNEL_MAPPING
  3706. {
  3707. #if ATOM_BIG_ENDIAN
  3708. UCHAR ucDVI_CLK_Source:2;
  3709. UCHAR ucDVI_DATA0_Source:2;
  3710. UCHAR ucDVI_DATA1_Source:2;
  3711. UCHAR ucDVI_DATA2_Source:2;
  3712. #else
  3713. UCHAR ucDVI_DATA2_Source:2;
  3714. UCHAR ucDVI_DATA1_Source:2;
  3715. UCHAR ucDVI_DATA0_Source:2;
  3716. UCHAR ucDVI_CLK_Source:2;
  3717. #endif
  3718. }ATOM_DVI_CONN_CHANNEL_MAPPING;
  3719. typedef struct _EXT_DISPLAY_PATH
  3720. {
  3721. USHORT usDeviceTag; //A bit vector to show what devices are supported
  3722. USHORT usDeviceACPIEnum; //16bit device ACPI id.
  3723. USHORT usDeviceConnector; //A physical connector for displays to plug in, using object connector definitions
  3724. UCHAR ucExtAUXDDCLutIndex; //An index into external AUX/DDC channel LUT
  3725. UCHAR ucExtHPDPINLutIndex; //An index into external HPD pin LUT
  3726. USHORT usExtEncoderObjId; //external encoder object id
  3727. union{
  3728. UCHAR ucChannelMapping; // if ucChannelMapping=0, using default one to one mapping
  3729. ATOM_DP_CONN_CHANNEL_MAPPING asDPMapping;
  3730. ATOM_DVI_CONN_CHANNEL_MAPPING asDVIMapping;
  3731. };
  3732. UCHAR ucChPNInvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
  3733. USHORT usCaps;
  3734. USHORT usReserved;
  3735. }EXT_DISPLAY_PATH;
  3736. #define NUMBER_OF_UCHAR_FOR_GUID 16
  3737. #define MAX_NUMBER_OF_EXT_DISPLAY_PATH 7
  3738. //usCaps
  3739. #define EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE 0x01
  3740. #define EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN 0x02
  3741. #define EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204 0x04
  3742. #define EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT 0x08
  3743. typedef struct _ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO
  3744. {
  3745. ATOM_COMMON_TABLE_HEADER sHeader;
  3746. UCHAR ucGuid [NUMBER_OF_UCHAR_FOR_GUID]; // a GUID is a 16 byte long string
  3747. EXT_DISPLAY_PATH sPath[MAX_NUMBER_OF_EXT_DISPLAY_PATH]; // total of fixed 7 entries.
  3748. UCHAR ucChecksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  3749. UCHAR uc3DStereoPinId; // use for eDP panel
  3750. UCHAR ucRemoteDisplayConfig;
  3751. UCHAR uceDPToLVDSRxId;
  3752. UCHAR ucFixDPVoltageSwing; // usCaps[1]=1, this indicate DP_LANE_SET value
  3753. UCHAR Reserved[3]; // for potential expansion
  3754. }ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO;
  3755. //Related definitions, all records are differnt but they have a commond header
  3756. typedef struct _ATOM_COMMON_RECORD_HEADER
  3757. {
  3758. UCHAR ucRecordType; //An emun to indicate the record type
  3759. UCHAR ucRecordSize; //The size of the whole record in byte
  3760. }ATOM_COMMON_RECORD_HEADER;
  3761. #define ATOM_I2C_RECORD_TYPE 1
  3762. #define ATOM_HPD_INT_RECORD_TYPE 2
  3763. #define ATOM_OUTPUT_PROTECTION_RECORD_TYPE 3
  3764. #define ATOM_CONNECTOR_DEVICE_TAG_RECORD_TYPE 4
  3765. #define ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD_TYPE 5 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3766. #define ATOM_ENCODER_FPGA_CONTROL_RECORD_TYPE 6 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3767. #define ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD_TYPE 7
  3768. #define ATOM_JTAG_RECORD_TYPE 8 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3769. #define ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE 9
  3770. #define ATOM_ENCODER_DVO_CF_RECORD_TYPE 10
  3771. #define ATOM_CONNECTOR_CF_RECORD_TYPE 11
  3772. #define ATOM_CONNECTOR_HARDCODE_DTD_RECORD_TYPE 12
  3773. #define ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE 13
  3774. #define ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE 14
  3775. #define ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE 15
  3776. #define ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE 16 //This is for the case when connectors are not known to object table
  3777. #define ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE 17 //This is for the case when connectors are not known to object table
  3778. #define ATOM_OBJECT_LINK_RECORD_TYPE 18 //Once this record is present under one object, it indicats the oobject is linked to another obj described by the record
  3779. #define ATOM_CONNECTOR_REMOTE_CAP_RECORD_TYPE 19
  3780. #define ATOM_ENCODER_CAP_RECORD_TYPE 20
  3781. #define ATOM_BRACKET_LAYOUT_RECORD_TYPE 21
  3782. //Must be updated when new record type is added,equal to that record definition!
  3783. #define ATOM_MAX_OBJECT_RECORD_NUMBER ATOM_ENCODER_CAP_RECORD_TYPE
  3784. typedef struct _ATOM_I2C_RECORD
  3785. {
  3786. ATOM_COMMON_RECORD_HEADER sheader;
  3787. ATOM_I2C_ID_CONFIG sucI2cId;
  3788. UCHAR ucI2CAddr; //The slave address, it's 0 when the record is attached to connector for DDC
  3789. }ATOM_I2C_RECORD;
  3790. typedef struct _ATOM_HPD_INT_RECORD
  3791. {
  3792. ATOM_COMMON_RECORD_HEADER sheader;
  3793. UCHAR ucHPDIntGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  3794. UCHAR ucPlugged_PinState;
  3795. }ATOM_HPD_INT_RECORD;
  3796. typedef struct _ATOM_OUTPUT_PROTECTION_RECORD
  3797. {
  3798. ATOM_COMMON_RECORD_HEADER sheader;
  3799. UCHAR ucProtectionFlag;
  3800. UCHAR ucReserved;
  3801. }ATOM_OUTPUT_PROTECTION_RECORD;
  3802. typedef struct _ATOM_CONNECTOR_DEVICE_TAG
  3803. {
  3804. ULONG ulACPIDeviceEnum; //Reserved for now
  3805. USHORT usDeviceID; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT"
  3806. USHORT usPadding;
  3807. }ATOM_CONNECTOR_DEVICE_TAG;
  3808. typedef struct _ATOM_CONNECTOR_DEVICE_TAG_RECORD
  3809. {
  3810. ATOM_COMMON_RECORD_HEADER sheader;
  3811. UCHAR ucNumberOfDevice;
  3812. UCHAR ucReserved;
  3813. ATOM_CONNECTOR_DEVICE_TAG asDeviceTag[1]; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT", 1 is only for allocation
  3814. }ATOM_CONNECTOR_DEVICE_TAG_RECORD;
  3815. typedef struct _ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD
  3816. {
  3817. ATOM_COMMON_RECORD_HEADER sheader;
  3818. UCHAR ucConfigGPIOID;
  3819. UCHAR ucConfigGPIOState; //Set to 1 when it's active high to enable external flow in
  3820. UCHAR ucFlowinGPIPID;
  3821. UCHAR ucExtInGPIPID;
  3822. }ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD;
  3823. typedef struct _ATOM_ENCODER_FPGA_CONTROL_RECORD
  3824. {
  3825. ATOM_COMMON_RECORD_HEADER sheader;
  3826. UCHAR ucCTL1GPIO_ID;
  3827. UCHAR ucCTL1GPIOState; //Set to 1 when it's active high
  3828. UCHAR ucCTL2GPIO_ID;
  3829. UCHAR ucCTL2GPIOState; //Set to 1 when it's active high
  3830. UCHAR ucCTL3GPIO_ID;
  3831. UCHAR ucCTL3GPIOState; //Set to 1 when it's active high
  3832. UCHAR ucCTLFPGA_IN_ID;
  3833. UCHAR ucPadding[3];
  3834. }ATOM_ENCODER_FPGA_CONTROL_RECORD;
  3835. typedef struct _ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD
  3836. {
  3837. ATOM_COMMON_RECORD_HEADER sheader;
  3838. UCHAR ucGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  3839. UCHAR ucTVActiveState; //Indicating when the pin==0 or 1 when TV is connected
  3840. }ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD;
  3841. typedef struct _ATOM_JTAG_RECORD
  3842. {
  3843. ATOM_COMMON_RECORD_HEADER sheader;
  3844. UCHAR ucTMSGPIO_ID;
  3845. UCHAR ucTMSGPIOState; //Set to 1 when it's active high
  3846. UCHAR ucTCKGPIO_ID;
  3847. UCHAR ucTCKGPIOState; //Set to 1 when it's active high
  3848. UCHAR ucTDOGPIO_ID;
  3849. UCHAR ucTDOGPIOState; //Set to 1 when it's active high
  3850. UCHAR ucTDIGPIO_ID;
  3851. UCHAR ucTDIGPIOState; //Set to 1 when it's active high
  3852. UCHAR ucPadding[2];
  3853. }ATOM_JTAG_RECORD;
  3854. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  3855. typedef struct _ATOM_GPIO_PIN_CONTROL_PAIR
  3856. {
  3857. UCHAR ucGPIOID; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  3858. UCHAR ucGPIO_PinState; // Pin state showing how to set-up the pin
  3859. }ATOM_GPIO_PIN_CONTROL_PAIR;
  3860. typedef struct _ATOM_OBJECT_GPIO_CNTL_RECORD
  3861. {
  3862. ATOM_COMMON_RECORD_HEADER sheader;
  3863. UCHAR ucFlags; // Future expnadibility
  3864. UCHAR ucNumberOfPins; // Number of GPIO pins used to control the object
  3865. ATOM_GPIO_PIN_CONTROL_PAIR asGpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  3866. }ATOM_OBJECT_GPIO_CNTL_RECORD;
  3867. //Definitions for GPIO pin state
  3868. #define GPIO_PIN_TYPE_INPUT 0x00
  3869. #define GPIO_PIN_TYPE_OUTPUT 0x10
  3870. #define GPIO_PIN_TYPE_HW_CONTROL 0x20
  3871. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  3872. #define GPIO_PIN_OUTPUT_STATE_MASK 0x01
  3873. #define GPIO_PIN_OUTPUT_STATE_SHIFT 0
  3874. #define GPIO_PIN_STATE_ACTIVE_LOW 0x0
  3875. #define GPIO_PIN_STATE_ACTIVE_HIGH 0x1
  3876. // Indexes to GPIO array in GLSync record
  3877. // GLSync record is for Frame Lock/Gen Lock feature.
  3878. #define ATOM_GPIO_INDEX_GLSYNC_REFCLK 0
  3879. #define ATOM_GPIO_INDEX_GLSYNC_HSYNC 1
  3880. #define ATOM_GPIO_INDEX_GLSYNC_VSYNC 2
  3881. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ 3
  3882. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT 4
  3883. #define ATOM_GPIO_INDEX_GLSYNC_INTERRUPT 5
  3884. #define ATOM_GPIO_INDEX_GLSYNC_V_RESET 6
  3885. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL 7
  3886. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL 8
  3887. #define ATOM_GPIO_INDEX_GLSYNC_MAX 9
  3888. typedef struct _ATOM_ENCODER_DVO_CF_RECORD
  3889. {
  3890. ATOM_COMMON_RECORD_HEADER sheader;
  3891. ULONG ulStrengthControl; // DVOA strength control for CF
  3892. UCHAR ucPadding[2];
  3893. }ATOM_ENCODER_DVO_CF_RECORD;
  3894. // Bit maps for ATOM_ENCODER_CAP_RECORD.ucEncoderCap
  3895. #define ATOM_ENCODER_CAP_RECORD_HBR2 0x01 // DP1.2 HBR2 is supported by HW encoder
  3896. #define ATOM_ENCODER_CAP_RECORD_HBR2_EN 0x02 // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
  3897. #define ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN 0x04 // HDMI2.0 6Gbps enable or not.
  3898. typedef struct _ATOM_ENCODER_CAP_RECORD
  3899. {
  3900. ATOM_COMMON_RECORD_HEADER sheader;
  3901. union {
  3902. USHORT usEncoderCap;
  3903. struct {
  3904. #if ATOM_BIG_ENDIAN
  3905. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  3906. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  3907. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  3908. #else
  3909. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  3910. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  3911. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  3912. #endif
  3913. };
  3914. };
  3915. }ATOM_ENCODER_CAP_RECORD;
  3916. // value for ATOM_CONNECTOR_CF_RECORD.ucConnectedDvoBundle
  3917. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_UPPER12BITBUNDLEA 1
  3918. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_LOWER12BITBUNDLEB 2
  3919. typedef struct _ATOM_CONNECTOR_CF_RECORD
  3920. {
  3921. ATOM_COMMON_RECORD_HEADER sheader;
  3922. USHORT usMaxPixClk;
  3923. UCHAR ucFlowCntlGpioId;
  3924. UCHAR ucSwapCntlGpioId;
  3925. UCHAR ucConnectedDvoBundle;
  3926. UCHAR ucPadding;
  3927. }ATOM_CONNECTOR_CF_RECORD;
  3928. typedef struct _ATOM_CONNECTOR_HARDCODE_DTD_RECORD
  3929. {
  3930. ATOM_COMMON_RECORD_HEADER sheader;
  3931. ATOM_DTD_FORMAT asTiming;
  3932. }ATOM_CONNECTOR_HARDCODE_DTD_RECORD;
  3933. typedef struct _ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD
  3934. {
  3935. ATOM_COMMON_RECORD_HEADER sheader; //ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE
  3936. UCHAR ucSubConnectorType; //CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D|X_ID_DUAL_LINK_DVI_D|HDMI_TYPE_A
  3937. UCHAR ucReserved;
  3938. }ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD;
  3939. typedef struct _ATOM_ROUTER_DDC_PATH_SELECT_RECORD
  3940. {
  3941. ATOM_COMMON_RECORD_HEADER sheader;
  3942. UCHAR ucMuxType; //decide the number of ucMuxState, =0, no pin state, =1: single state with complement, >1: multiple state
  3943. UCHAR ucMuxControlPin;
  3944. UCHAR ucMuxState[2]; //for alligment purpose
  3945. }ATOM_ROUTER_DDC_PATH_SELECT_RECORD;
  3946. typedef struct _ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD
  3947. {
  3948. ATOM_COMMON_RECORD_HEADER sheader;
  3949. UCHAR ucMuxType;
  3950. UCHAR ucMuxControlPin;
  3951. UCHAR ucMuxState[2]; //for alligment purpose
  3952. }ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD;
  3953. // define ucMuxType
  3954. #define ATOM_ROUTER_MUX_PIN_STATE_MASK 0x0f
  3955. #define ATOM_ROUTER_MUX_PIN_SINGLE_STATE_COMPLEMENT 0x01
  3956. typedef struct _ATOM_CONNECTOR_HPDPIN_LUT_RECORD //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  3957. {
  3958. ATOM_COMMON_RECORD_HEADER sheader;
  3959. UCHAR ucHPDPINMap[MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES]; //An fixed size array which maps external pins to internal GPIO_PIN_INFO table
  3960. }ATOM_CONNECTOR_HPDPIN_LUT_RECORD;
  3961. typedef struct _ATOM_CONNECTOR_AUXDDC_LUT_RECORD //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  3962. {
  3963. ATOM_COMMON_RECORD_HEADER sheader;
  3964. ATOM_I2C_ID_CONFIG ucAUXDDCMap[MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES]; //An fixed size array which maps external pins to internal DDC ID
  3965. }ATOM_CONNECTOR_AUXDDC_LUT_RECORD;
  3966. typedef struct _ATOM_OBJECT_LINK_RECORD
  3967. {
  3968. ATOM_COMMON_RECORD_HEADER sheader;
  3969. USHORT usObjectID; //could be connector, encorder or other object in object.h
  3970. }ATOM_OBJECT_LINK_RECORD;
  3971. typedef struct _ATOM_CONNECTOR_REMOTE_CAP_RECORD
  3972. {
  3973. ATOM_COMMON_RECORD_HEADER sheader;
  3974. USHORT usReserved;
  3975. }ATOM_CONNECTOR_REMOTE_CAP_RECORD;
  3976. typedef struct _ATOM_CONNECTOR_LAYOUT_INFO
  3977. {
  3978. USHORT usConnectorObjectId;
  3979. UCHAR ucConnectorType;
  3980. UCHAR ucPosition;
  3981. }ATOM_CONNECTOR_LAYOUT_INFO;
  3982. // define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size
  3983. #define CONNECTOR_TYPE_DVI_D 1
  3984. #define CONNECTOR_TYPE_DVI_I 2
  3985. #define CONNECTOR_TYPE_VGA 3
  3986. #define CONNECTOR_TYPE_HDMI 4
  3987. #define CONNECTOR_TYPE_DISPLAY_PORT 5
  3988. #define CONNECTOR_TYPE_MINI_DISPLAY_PORT 6
  3989. typedef struct _ATOM_BRACKET_LAYOUT_RECORD
  3990. {
  3991. ATOM_COMMON_RECORD_HEADER sheader;
  3992. UCHAR ucLength;
  3993. UCHAR ucWidth;
  3994. UCHAR ucConnNum;
  3995. UCHAR ucReserved;
  3996. ATOM_CONNECTOR_LAYOUT_INFO asConnInfo[1];
  3997. }ATOM_BRACKET_LAYOUT_RECORD;
  3998. /****************************************************************************/
  3999. // Structure used in XXXX
  4000. /****************************************************************************/
  4001. typedef struct _ATOM_VOLTAGE_INFO_HEADER
  4002. {
  4003. USHORT usVDDCBaseLevel; //In number of 50mv unit
  4004. USHORT usReserved; //For possible extension table offset
  4005. UCHAR ucNumOfVoltageEntries;
  4006. UCHAR ucBytesPerVoltageEntry;
  4007. UCHAR ucVoltageStep; //Indicating in how many mv increament is one step, 0.5mv unit
  4008. UCHAR ucDefaultVoltageEntry;
  4009. UCHAR ucVoltageControlI2cLine;
  4010. UCHAR ucVoltageControlAddress;
  4011. UCHAR ucVoltageControlOffset;
  4012. }ATOM_VOLTAGE_INFO_HEADER;
  4013. typedef struct _ATOM_VOLTAGE_INFO
  4014. {
  4015. ATOM_COMMON_TABLE_HEADER sHeader;
  4016. ATOM_VOLTAGE_INFO_HEADER viHeader;
  4017. UCHAR ucVoltageEntries[64]; //64 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries*ucBytesPerVoltageEntry
  4018. }ATOM_VOLTAGE_INFO;
  4019. typedef struct _ATOM_VOLTAGE_FORMULA
  4020. {
  4021. USHORT usVoltageBaseLevel; // In number of 1mv unit
  4022. USHORT usVoltageStep; // Indicating in how many mv increament is one step, 1mv unit
  4023. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  4024. UCHAR ucFlag; // bit0=0 :step is 1mv =1 0.5mv
  4025. UCHAR ucBaseVID; // if there is no lookup table, VID= BaseVID + ( Vol - BaseLevle ) /VoltageStep
  4026. UCHAR ucReserved;
  4027. UCHAR ucVIDAdjustEntries[32]; // 32 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries
  4028. }ATOM_VOLTAGE_FORMULA;
  4029. typedef struct _VOLTAGE_LUT_ENTRY
  4030. {
  4031. USHORT usVoltageCode; // The Voltage ID, either GPIO or I2C code
  4032. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  4033. }VOLTAGE_LUT_ENTRY;
  4034. typedef struct _ATOM_VOLTAGE_FORMULA_V2
  4035. {
  4036. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  4037. UCHAR ucReserved[3];
  4038. VOLTAGE_LUT_ENTRY asVIDAdjustEntries[32];// 32 is for allocation, the actual number of entries is in ucNumOfVoltageEntries
  4039. }ATOM_VOLTAGE_FORMULA_V2;
  4040. typedef struct _ATOM_VOLTAGE_CONTROL
  4041. {
  4042. UCHAR ucVoltageControlId; //Indicate it is controlled by I2C or GPIO or HW state machine
  4043. UCHAR ucVoltageControlI2cLine;
  4044. UCHAR ucVoltageControlAddress;
  4045. UCHAR ucVoltageControlOffset;
  4046. USHORT usGpioPin_AIndex; //GPIO_PAD register index
  4047. UCHAR ucGpioPinBitShift[9]; //at most 8 pin support 255 VIDs, termintate with 0xff
  4048. UCHAR ucReserved;
  4049. }ATOM_VOLTAGE_CONTROL;
  4050. // Define ucVoltageControlId
  4051. #define VOLTAGE_CONTROLLED_BY_HW 0x00
  4052. #define VOLTAGE_CONTROLLED_BY_I2C_MASK 0x7F
  4053. #define VOLTAGE_CONTROLLED_BY_GPIO 0x80
  4054. #define VOLTAGE_CONTROL_ID_LM64 0x01 //I2C control, used for R5xx Core Voltage
  4055. #define VOLTAGE_CONTROL_ID_DAC 0x02 //I2C control, used for R5xx/R6xx MVDDC,MVDDQ or VDDCI
  4056. #define VOLTAGE_CONTROL_ID_VT116xM 0x03 //I2C control, used for R6xx Core Voltage
  4057. #define VOLTAGE_CONTROL_ID_DS4402 0x04
  4058. #define VOLTAGE_CONTROL_ID_UP6266 0x05
  4059. #define VOLTAGE_CONTROL_ID_SCORPIO 0x06
  4060. #define VOLTAGE_CONTROL_ID_VT1556M 0x07
  4061. #define VOLTAGE_CONTROL_ID_CHL822x 0x08
  4062. #define VOLTAGE_CONTROL_ID_VT1586M 0x09
  4063. #define VOLTAGE_CONTROL_ID_UP1637 0x0A
  4064. #define VOLTAGE_CONTROL_ID_CHL8214 0x0B
  4065. #define VOLTAGE_CONTROL_ID_UP1801 0x0C
  4066. #define VOLTAGE_CONTROL_ID_ST6788A 0x0D
  4067. #define VOLTAGE_CONTROL_ID_CHLIR3564SVI2 0x0E
  4068. #define VOLTAGE_CONTROL_ID_AD527x 0x0F
  4069. #define VOLTAGE_CONTROL_ID_NCP81022 0x10
  4070. #define VOLTAGE_CONTROL_ID_LTC2635 0x11
  4071. #define VOLTAGE_CONTROL_ID_NCP4208 0x12
  4072. #define VOLTAGE_CONTROL_ID_IR35xx 0x13
  4073. #define VOLTAGE_CONTROL_ID_RT9403 0x14
  4074. #define VOLTAGE_CONTROL_ID_GENERIC_I2C 0x40
  4075. typedef struct _ATOM_VOLTAGE_OBJECT
  4076. {
  4077. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4078. UCHAR ucSize; //Size of Object
  4079. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  4080. ATOM_VOLTAGE_FORMULA asFormula; //Indicate How to convert real Voltage to VID
  4081. }ATOM_VOLTAGE_OBJECT;
  4082. typedef struct _ATOM_VOLTAGE_OBJECT_V2
  4083. {
  4084. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4085. UCHAR ucSize; //Size of Object
  4086. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  4087. ATOM_VOLTAGE_FORMULA_V2 asFormula; //Indicate How to convert real Voltage to VID
  4088. }ATOM_VOLTAGE_OBJECT_V2;
  4089. typedef struct _ATOM_VOLTAGE_OBJECT_INFO
  4090. {
  4091. ATOM_COMMON_TABLE_HEADER sHeader;
  4092. ATOM_VOLTAGE_OBJECT asVoltageObj[3]; //Info for Voltage control
  4093. }ATOM_VOLTAGE_OBJECT_INFO;
  4094. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V2
  4095. {
  4096. ATOM_COMMON_TABLE_HEADER sHeader;
  4097. ATOM_VOLTAGE_OBJECT_V2 asVoltageObj[3]; //Info for Voltage control
  4098. }ATOM_VOLTAGE_OBJECT_INFO_V2;
  4099. typedef struct _ATOM_LEAKID_VOLTAGE
  4100. {
  4101. UCHAR ucLeakageId;
  4102. UCHAR ucReserved;
  4103. USHORT usVoltage;
  4104. }ATOM_LEAKID_VOLTAGE;
  4105. typedef struct _ATOM_VOLTAGE_OBJECT_HEADER_V3{
  4106. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4107. UCHAR ucVoltageMode; //Indicate voltage control mode: Init/Set/Leakage/Set phase
  4108. USHORT usSize; //Size of Object
  4109. }ATOM_VOLTAGE_OBJECT_HEADER_V3;
  4110. // ATOM_VOLTAGE_OBJECT_HEADER_V3.ucVoltageMode
  4111. #define VOLTAGE_OBJ_GPIO_LUT 0 //VOLTAGE and GPIO Lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  4112. #define VOLTAGE_OBJ_VR_I2C_INIT_SEQ 3 //VOLTAGE REGULATOR INIT sequece through I2C -> ATOM_I2C_VOLTAGE_OBJECT_V3
  4113. #define VOLTAGE_OBJ_PHASE_LUT 4 //Set Vregulator Phase lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  4114. #define VOLTAGE_OBJ_SVID2 7 //Indicate voltage control by SVID2 ->ATOM_SVID2_VOLTAGE_OBJECT_V3
  4115. #define VOLTAGE_OBJ_EVV 8
  4116. #define VOLTAGE_OBJ_PWRBOOST_LEAKAGE_LUT 0x10 //Powerboost Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4117. #define VOLTAGE_OBJ_HIGH_STATE_LEAKAGE_LUT 0x11 //High voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4118. #define VOLTAGE_OBJ_HIGH1_STATE_LEAKAGE_LUT 0x12 //High1 voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4119. typedef struct _VOLTAGE_LUT_ENTRY_V2
  4120. {
  4121. ULONG ulVoltageId; // The Voltage ID which is used to program GPIO register
  4122. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  4123. }VOLTAGE_LUT_ENTRY_V2;
  4124. typedef struct _LEAKAGE_VOLTAGE_LUT_ENTRY_V2
  4125. {
  4126. USHORT usVoltageLevel; // The Voltage ID which is used to program GPIO register
  4127. USHORT usVoltageId;
  4128. USHORT usLeakageId; // The corresponding Voltage Value, in mV
  4129. }LEAKAGE_VOLTAGE_LUT_ENTRY_V2;
  4130. typedef struct _ATOM_I2C_VOLTAGE_OBJECT_V3
  4131. {
  4132. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
  4133. UCHAR ucVoltageRegulatorId; //Indicate Voltage Regulator Id
  4134. UCHAR ucVoltageControlI2cLine;
  4135. UCHAR ucVoltageControlAddress;
  4136. UCHAR ucVoltageControlOffset;
  4137. UCHAR ucVoltageControlFlag; // Bit0: 0 - One byte data; 1 - Two byte data
  4138. UCHAR ulReserved[3];
  4139. VOLTAGE_LUT_ENTRY asVolI2cLut[1]; // end with 0xff
  4140. }ATOM_I2C_VOLTAGE_OBJECT_V3;
  4141. // ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag
  4142. #define VOLTAGE_DATA_ONE_BYTE 0
  4143. #define VOLTAGE_DATA_TWO_BYTE 1
  4144. typedef struct _ATOM_GPIO_VOLTAGE_OBJECT_V3
  4145. {
  4146. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
  4147. UCHAR ucVoltageGpioCntlId; // default is 0 which indicate control through CG VID mode
  4148. UCHAR ucGpioEntryNum; // indiate the entry numbers of Votlage/Gpio value Look up table
  4149. UCHAR ucPhaseDelay; // phase delay in unit of micro second
  4150. UCHAR ucReserved;
  4151. ULONG ulGpioMaskVal; // GPIO Mask value
  4152. VOLTAGE_LUT_ENTRY_V2 asVolGpioLut[1];
  4153. }ATOM_GPIO_VOLTAGE_OBJECT_V3;
  4154. typedef struct _ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4155. {
  4156. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = 0x10/0x11/0x12
  4157. UCHAR ucLeakageCntlId; // default is 0
  4158. UCHAR ucLeakageEntryNum; // indicate the entry number of LeakageId/Voltage Lut table
  4159. UCHAR ucReserved[2];
  4160. ULONG ulMaxVoltageLevel;
  4161. LEAKAGE_VOLTAGE_LUT_ENTRY_V2 asLeakageIdLut[1];
  4162. }ATOM_LEAKAGE_VOLTAGE_OBJECT_V3;
  4163. typedef struct _ATOM_SVID2_VOLTAGE_OBJECT_V3
  4164. {
  4165. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_SVID2
  4166. // 14:7 � PSI0_VID
  4167. // 6 � PSI0_EN
  4168. // 5 � PSI1
  4169. // 4:2 � load line slope trim.
  4170. // 1:0 � offset trim,
  4171. USHORT usLoadLine_PSI;
  4172. // GPU GPIO pin Id to SVID2 regulator VRHot pin. possible value 0~31. 0 means GPIO0, 31 means GPIO31
  4173. UCHAR ucSVDGpioId; //0~31 indicate GPIO0~31
  4174. UCHAR ucSVCGpioId; //0~31 indicate GPIO0~31
  4175. ULONG ulReserved;
  4176. }ATOM_SVID2_VOLTAGE_OBJECT_V3;
  4177. typedef union _ATOM_VOLTAGE_OBJECT_V3{
  4178. ATOM_GPIO_VOLTAGE_OBJECT_V3 asGpioVoltageObj;
  4179. ATOM_I2C_VOLTAGE_OBJECT_V3 asI2cVoltageObj;
  4180. ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 asLeakageObj;
  4181. ATOM_SVID2_VOLTAGE_OBJECT_V3 asSVID2Obj;
  4182. }ATOM_VOLTAGE_OBJECT_V3;
  4183. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1
  4184. {
  4185. ATOM_COMMON_TABLE_HEADER sHeader;
  4186. ATOM_VOLTAGE_OBJECT_V3 asVoltageObj[3]; //Info for Voltage control
  4187. }ATOM_VOLTAGE_OBJECT_INFO_V3_1;
  4188. typedef struct _ATOM_ASIC_PROFILE_VOLTAGE
  4189. {
  4190. UCHAR ucProfileId;
  4191. UCHAR ucReserved;
  4192. USHORT usSize;
  4193. USHORT usEfuseSpareStartAddr;
  4194. USHORT usFuseIndex[8]; //from LSB to MSB, Max 8bit,end of 0xffff if less than 8 efuse id,
  4195. ATOM_LEAKID_VOLTAGE asLeakVol[2]; //Leakid and relatd voltage
  4196. }ATOM_ASIC_PROFILE_VOLTAGE;
  4197. //ucProfileId
  4198. #define ATOM_ASIC_PROFILE_ID_EFUSE_VOLTAGE 1
  4199. #define ATOM_ASIC_PROFILE_ID_EFUSE_PERFORMANCE_VOLTAGE 1
  4200. #define ATOM_ASIC_PROFILE_ID_EFUSE_THERMAL_VOLTAGE 2
  4201. typedef struct _ATOM_ASIC_PROFILING_INFO
  4202. {
  4203. ATOM_COMMON_TABLE_HEADER asHeader;
  4204. ATOM_ASIC_PROFILE_VOLTAGE asVoltage;
  4205. }ATOM_ASIC_PROFILING_INFO;
  4206. typedef struct _ATOM_ASIC_PROFILING_INFO_V2_1
  4207. {
  4208. ATOM_COMMON_TABLE_HEADER asHeader;
  4209. UCHAR ucLeakageBinNum; // indicate the entry number of LeakageId/Voltage Lut table
  4210. USHORT usLeakageBinArrayOffset; // offset of USHORT Leakage Bin list array ( from lower LeakageId to higher)
  4211. UCHAR ucElbVDDC_Num;
  4212. USHORT usElbVDDC_IdArrayOffset; // offset of USHORT virtual VDDC voltage id ( 0xff01~0xff08 )
  4213. USHORT usElbVDDC_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4214. UCHAR ucElbVDDCI_Num;
  4215. USHORT usElbVDDCI_IdArrayOffset; // offset of USHORT virtual VDDCI voltage id ( 0xff01~0xff08 )
  4216. USHORT usElbVDDCI_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4217. }ATOM_ASIC_PROFILING_INFO_V2_1;
  4218. //Here is parameter to convert Efuse value to Measure value
  4219. //Measured = LN((2^Bitsize-1)/EFUSE-1)*(Range)/(-alpha)+(Max+Min)/2
  4220. typedef struct _EFUSE_LOGISTIC_FUNC_PARAM
  4221. {
  4222. USHORT usEfuseIndex; // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112
  4223. UCHAR ucEfuseBitLSB; // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15
  4224. UCHAR ucEfuseLength; // Efuse bits length,
  4225. ULONG ulEfuseEncodeRange; // Range = Max - Min, bit31 indicate the efuse is negative number
  4226. ULONG ulEfuseEncodeAverage; // Average = ( Max + Min )/2
  4227. }EFUSE_LOGISTIC_FUNC_PARAM;
  4228. //Linear Function: Measured = Round ( Efuse * ( Max-Min )/(2^BitSize -1 ) + Min )
  4229. typedef struct _EFUSE_LINEAR_FUNC_PARAM
  4230. {
  4231. USHORT usEfuseIndex; // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112
  4232. UCHAR ucEfuseBitLSB; // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15
  4233. UCHAR ucEfuseLength; // Efuse bits length,
  4234. ULONG ulEfuseEncodeRange; // Range = Max - Min, bit31 indicate the efuse is negative number
  4235. ULONG ulEfuseMin; // Min
  4236. }EFUSE_LINEAR_FUNC_PARAM;
  4237. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_1
  4238. {
  4239. ATOM_COMMON_TABLE_HEADER asHeader;
  4240. ULONG ulEvvDerateTdp;
  4241. ULONG ulEvvDerateTdc;
  4242. ULONG ulBoardCoreTemp;
  4243. ULONG ulMaxVddc;
  4244. ULONG ulMinVddc;
  4245. ULONG ulLoadLineSlop;
  4246. ULONG ulLeakageTemp;
  4247. ULONG ulLeakageVoltage;
  4248. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4249. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4250. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4251. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4252. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4253. USHORT usLkgEuseIndex;
  4254. UCHAR ucLkgEfuseBitLSB;
  4255. UCHAR ucLkgEfuseLength;
  4256. ULONG ulLkgEncodeLn_MaxDivMin;
  4257. ULONG ulLkgEncodeMax;
  4258. ULONG ulLkgEncodeMin;
  4259. ULONG ulEfuseLogisticAlpha;
  4260. USHORT usPowerDpm0;
  4261. USHORT usCurrentDpm0;
  4262. USHORT usPowerDpm1;
  4263. USHORT usCurrentDpm1;
  4264. USHORT usPowerDpm2;
  4265. USHORT usCurrentDpm2;
  4266. USHORT usPowerDpm3;
  4267. USHORT usCurrentDpm3;
  4268. USHORT usPowerDpm4;
  4269. USHORT usCurrentDpm4;
  4270. USHORT usPowerDpm5;
  4271. USHORT usCurrentDpm5;
  4272. USHORT usPowerDpm6;
  4273. USHORT usCurrentDpm6;
  4274. USHORT usPowerDpm7;
  4275. USHORT usCurrentDpm7;
  4276. }ATOM_ASIC_PROFILING_INFO_V3_1;
  4277. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_2
  4278. {
  4279. ATOM_COMMON_TABLE_HEADER asHeader;
  4280. ULONG ulEvvLkgFactor;
  4281. ULONG ulBoardCoreTemp;
  4282. ULONG ulMaxVddc;
  4283. ULONG ulMinVddc;
  4284. ULONG ulLoadLineSlop;
  4285. ULONG ulLeakageTemp;
  4286. ULONG ulLeakageVoltage;
  4287. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4288. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4289. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4290. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4291. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4292. USHORT usLkgEuseIndex;
  4293. UCHAR ucLkgEfuseBitLSB;
  4294. UCHAR ucLkgEfuseLength;
  4295. ULONG ulLkgEncodeLn_MaxDivMin;
  4296. ULONG ulLkgEncodeMax;
  4297. ULONG ulLkgEncodeMin;
  4298. ULONG ulEfuseLogisticAlpha;
  4299. USHORT usPowerDpm0;
  4300. USHORT usPowerDpm1;
  4301. USHORT usPowerDpm2;
  4302. USHORT usPowerDpm3;
  4303. USHORT usPowerDpm4;
  4304. USHORT usPowerDpm5;
  4305. USHORT usPowerDpm6;
  4306. USHORT usPowerDpm7;
  4307. ULONG ulTdpDerateDPM0;
  4308. ULONG ulTdpDerateDPM1;
  4309. ULONG ulTdpDerateDPM2;
  4310. ULONG ulTdpDerateDPM3;
  4311. ULONG ulTdpDerateDPM4;
  4312. ULONG ulTdpDerateDPM5;
  4313. ULONG ulTdpDerateDPM6;
  4314. ULONG ulTdpDerateDPM7;
  4315. }ATOM_ASIC_PROFILING_INFO_V3_2;
  4316. // for Tonga/Fiji speed EVV algorithm
  4317. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_3
  4318. {
  4319. ATOM_COMMON_TABLE_HEADER asHeader;
  4320. ULONG ulEvvLkgFactor;
  4321. ULONG ulBoardCoreTemp;
  4322. ULONG ulMaxVddc;
  4323. ULONG ulMinVddc;
  4324. ULONG ulLoadLineSlop;
  4325. ULONG ulLeakageTemp;
  4326. ULONG ulLeakageVoltage;
  4327. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4328. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4329. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4330. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4331. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4332. USHORT usLkgEuseIndex;
  4333. UCHAR ucLkgEfuseBitLSB;
  4334. UCHAR ucLkgEfuseLength;
  4335. ULONG ulLkgEncodeLn_MaxDivMin;
  4336. ULONG ulLkgEncodeMax;
  4337. ULONG ulLkgEncodeMin;
  4338. ULONG ulEfuseLogisticAlpha;
  4339. USHORT usPowerDpm0;
  4340. USHORT usPowerDpm1;
  4341. USHORT usPowerDpm2;
  4342. USHORT usPowerDpm3;
  4343. USHORT usPowerDpm4;
  4344. USHORT usPowerDpm5;
  4345. USHORT usPowerDpm6;
  4346. USHORT usPowerDpm7;
  4347. ULONG ulTdpDerateDPM0;
  4348. ULONG ulTdpDerateDPM1;
  4349. ULONG ulTdpDerateDPM2;
  4350. ULONG ulTdpDerateDPM3;
  4351. ULONG ulTdpDerateDPM4;
  4352. ULONG ulTdpDerateDPM5;
  4353. ULONG ulTdpDerateDPM6;
  4354. ULONG ulTdpDerateDPM7;
  4355. EFUSE_LINEAR_FUNC_PARAM sRoFuse;
  4356. ULONG ulRoAlpha;
  4357. ULONG ulRoBeta;
  4358. ULONG ulRoGamma;
  4359. ULONG ulRoEpsilon;
  4360. ULONG ulATermRo;
  4361. ULONG ulBTermRo;
  4362. ULONG ulCTermRo;
  4363. ULONG ulSclkMargin;
  4364. ULONG ulFmaxPercent;
  4365. ULONG ulCRPercent;
  4366. ULONG ulSFmaxPercent;
  4367. ULONG ulSCRPercent;
  4368. ULONG ulSDCMargine;
  4369. }ATOM_ASIC_PROFILING_INFO_V3_3;
  4370. typedef struct _ATOM_POWER_SOURCE_OBJECT
  4371. {
  4372. UCHAR ucPwrSrcId; // Power source
  4373. UCHAR ucPwrSensorType; // GPIO, I2C or none
  4374. UCHAR ucPwrSensId; // if GPIO detect, it is GPIO id, if I2C detect, it is I2C id
  4375. UCHAR ucPwrSensSlaveAddr; // Slave address if I2C detect
  4376. UCHAR ucPwrSensRegIndex; // I2C register Index if I2C detect
  4377. UCHAR ucPwrSensRegBitMask; // detect which bit is used if I2C detect
  4378. UCHAR ucPwrSensActiveState; // high active or low active
  4379. UCHAR ucReserve[3]; // reserve
  4380. USHORT usSensPwr; // in unit of watt
  4381. }ATOM_POWER_SOURCE_OBJECT;
  4382. typedef struct _ATOM_POWER_SOURCE_INFO
  4383. {
  4384. ATOM_COMMON_TABLE_HEADER asHeader;
  4385. UCHAR asPwrbehave[16];
  4386. ATOM_POWER_SOURCE_OBJECT asPwrObj[1];
  4387. }ATOM_POWER_SOURCE_INFO;
  4388. //Define ucPwrSrcId
  4389. #define POWERSOURCE_PCIE_ID1 0x00
  4390. #define POWERSOURCE_6PIN_CONNECTOR_ID1 0x01
  4391. #define POWERSOURCE_8PIN_CONNECTOR_ID1 0x02
  4392. #define POWERSOURCE_6PIN_CONNECTOR_ID2 0x04
  4393. #define POWERSOURCE_8PIN_CONNECTOR_ID2 0x08
  4394. //define ucPwrSensorId
  4395. #define POWER_SENSOR_ALWAYS 0x00
  4396. #define POWER_SENSOR_GPIO 0x01
  4397. #define POWER_SENSOR_I2C 0x02
  4398. typedef struct _ATOM_CLK_VOLT_CAPABILITY
  4399. {
  4400. ULONG ulVoltageIndex; // The Voltage Index indicated by FUSE, same voltage index shared with SCLK DPM fuse table
  4401. ULONG ulMaximumSupportedCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4402. }ATOM_CLK_VOLT_CAPABILITY;
  4403. typedef struct _ATOM_CLK_VOLT_CAPABILITY_V2
  4404. {
  4405. USHORT usVoltageLevel; // The real Voltage Level round up value in unit of mv,
  4406. ULONG ulMaximumSupportedCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4407. }ATOM_CLK_VOLT_CAPABILITY_V2;
  4408. typedef struct _ATOM_AVAILABLE_SCLK_LIST
  4409. {
  4410. ULONG ulSupportedSCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4411. USHORT usVoltageIndex; // The Voltage Index indicated by FUSE for specified SCLK
  4412. USHORT usVoltageID; // The Voltage ID indicated by FUSE for specified SCLK
  4413. }ATOM_AVAILABLE_SCLK_LIST;
  4414. // ATOM_INTEGRATED_SYSTEM_INFO_V6 ulSystemConfig cap definition
  4415. #define ATOM_IGP_INFO_V6_SYSTEM_CONFIG__PCIE_POWER_GATING_ENABLE 1 // refer to ulSystemConfig bit[0]
  4416. // this IntegrateSystemInfoTable is used for Liano/Ontario APU
  4417. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V6
  4418. {
  4419. ATOM_COMMON_TABLE_HEADER sHeader;
  4420. ULONG ulBootUpEngineClock;
  4421. ULONG ulDentistVCOFreq;
  4422. ULONG ulBootUpUMAClock;
  4423. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4424. ULONG ulBootUpReqDisplayVector;
  4425. ULONG ulOtherDisplayMisc;
  4426. ULONG ulGPUCapInfo;
  4427. ULONG ulSB_MMIO_Base_Addr;
  4428. USHORT usRequestedPWMFreqInHz;
  4429. UCHAR ucHtcTmpLmt;
  4430. UCHAR ucHtcHystLmt;
  4431. ULONG ulMinEngineClock;
  4432. ULONG ulSystemConfig;
  4433. ULONG ulCPUCapInfo;
  4434. USHORT usNBP0Voltage;
  4435. USHORT usNBP1Voltage;
  4436. USHORT usBootUpNBVoltage;
  4437. USHORT usExtDispConnInfoOffset;
  4438. USHORT usPanelRefreshRateRange;
  4439. UCHAR ucMemoryType;
  4440. UCHAR ucUMAChannelNumber;
  4441. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];
  4442. ULONG ulCSR_M3_ARB_CNTL_UVD[10];
  4443. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];
  4444. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4445. ULONG ulGMCRestoreResetTime;
  4446. ULONG ulMinimumNClk;
  4447. ULONG ulIdleNClk;
  4448. ULONG ulDDR_DLL_PowerUpTime;
  4449. ULONG ulDDR_PLL_PowerUpTime;
  4450. USHORT usPCIEClkSSPercentage;
  4451. USHORT usPCIEClkSSType;
  4452. USHORT usLvdsSSPercentage;
  4453. USHORT usLvdsSSpreadRateIn10Hz;
  4454. USHORT usHDMISSPercentage;
  4455. USHORT usHDMISSpreadRateIn10Hz;
  4456. USHORT usDVISSPercentage;
  4457. USHORT usDVISSpreadRateIn10Hz;
  4458. ULONG SclkDpmBoostMargin;
  4459. ULONG SclkDpmThrottleMargin;
  4460. USHORT SclkDpmTdpLimitPG;
  4461. USHORT SclkDpmTdpLimitBoost;
  4462. ULONG ulBoostEngineCLock;
  4463. UCHAR ulBoostVid_2bit;
  4464. UCHAR EnableBoost;
  4465. USHORT GnbTdpLimit;
  4466. USHORT usMaxLVDSPclkFreqInSingleLink;
  4467. UCHAR ucLvdsMisc;
  4468. UCHAR ucLVDSReserved;
  4469. ULONG ulReserved3[15];
  4470. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4471. }ATOM_INTEGRATED_SYSTEM_INFO_V6;
  4472. // ulGPUCapInfo
  4473. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  4474. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__DISABLE_AUX_HW_MODE_DETECTION 0x08
  4475. //ucLVDSMisc:
  4476. #define SYS_INFO_LVDSMISC__888_FPDI_MODE 0x01
  4477. #define SYS_INFO_LVDSMISC__DL_CH_SWAP 0x02
  4478. #define SYS_INFO_LVDSMISC__888_BPC 0x04
  4479. #define SYS_INFO_LVDSMISC__OVERRIDE_EN 0x08
  4480. #define SYS_INFO_LVDSMISC__BLON_ACTIVE_LOW 0x10
  4481. // new since Trinity
  4482. #define SYS_INFO_LVDSMISC__TRAVIS_LVDS_VOL_OVERRIDE_EN 0x20
  4483. // not used any more
  4484. #define SYS_INFO_LVDSMISC__VSYNC_ACTIVE_LOW 0x04
  4485. #define SYS_INFO_LVDSMISC__HSYNC_ACTIVE_LOW 0x08
  4486. /**********************************************************************************************************************
  4487. ATOM_INTEGRATED_SYSTEM_INFO_V6 Description
  4488. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4489. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4490. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4491. sDISPCLK_Voltage: Report Display clock voltage requirement.
  4492. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Liano/Ontaio projects:
  4493. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4494. ATOM_DEVICE_CRT2_SUPPORT 0x0010
  4495. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4496. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4497. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4498. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4499. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4500. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4501. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4502. ulOtherDisplayMisc: Other display related flags, not defined yet.
  4503. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  4504. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  4505. bit[3]=0: Enable HW AUX mode detection logic
  4506. =1: Disable HW AUX mode dettion logic
  4507. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  4508. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4509. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4510. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4511. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4512. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4513. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4514. and enabling VariBri under the driver environment from PP table is optional.
  4515. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4516. that BL control from GPU is expected.
  4517. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4518. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4519. it's per platform
  4520. and enabling VariBri under the driver environment from PP table is optional.
  4521. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  4522. Threshold on value to enter HTC_active state.
  4523. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4524. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4525. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  4526. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4527. =1: PCIE Power Gating Enabled
  4528. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4529. 1: DDR-DLL shut-down feature enabled.
  4530. Bit[2]=0: DDR-PLL Power down feature disabled.
  4531. 1: DDR-PLL Power down feature enabled.
  4532. ulCPUCapInfo: TBD
  4533. usNBP0Voltage: VID for voltage on NB P0 State
  4534. usNBP1Voltage: VID for voltage on NB P1 State
  4535. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  4536. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4537. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4538. to indicate a range.
  4539. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4540. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4541. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4542. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4543. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  4544. ucUMAChannelNumber: System memory channel numbers.
  4545. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  4546. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  4547. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  4548. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4549. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4550. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  4551. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  4552. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4553. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4554. usPCIEClkSSPercentage: PCIE Clock Spred Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4555. usPCIEClkSSType: PCIE Clock Spred Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4556. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4557. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4558. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4559. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4560. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4561. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4562. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4563. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4564. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4565. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4566. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4567. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4568. **********************************************************************************************************************/
  4569. // this Table is used for Liano/Ontario APU
  4570. typedef struct _ATOM_FUSION_SYSTEM_INFO_V1
  4571. {
  4572. ATOM_INTEGRATED_SYSTEM_INFO_V6 sIntegratedSysInfo;
  4573. ULONG ulPowerplayTable[128];
  4574. }ATOM_FUSION_SYSTEM_INFO_V1;
  4575. typedef struct _ATOM_TDP_CONFIG_BITS
  4576. {
  4577. #if ATOM_BIG_ENDIAN
  4578. ULONG uReserved:2;
  4579. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  4580. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  4581. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  4582. #else
  4583. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  4584. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  4585. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  4586. ULONG uReserved:2;
  4587. #endif
  4588. }ATOM_TDP_CONFIG_BITS;
  4589. typedef union _ATOM_TDP_CONFIG
  4590. {
  4591. ATOM_TDP_CONFIG_BITS TDP_config;
  4592. ULONG TDP_config_all;
  4593. }ATOM_TDP_CONFIG;
  4594. /**********************************************************************************************************************
  4595. ATOM_FUSION_SYSTEM_INFO_V1 Description
  4596. sIntegratedSysInfo: refer to ATOM_INTEGRATED_SYSTEM_INFO_V6 definition.
  4597. ulPowerplayTable[128]: This 512 bytes memory is used to save ATOM_PPLIB_POWERPLAYTABLE3, starting form ulPowerplayTable[0]
  4598. **********************************************************************************************************************/
  4599. // this IntegrateSystemInfoTable is used for Trinity APU
  4600. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7
  4601. {
  4602. ATOM_COMMON_TABLE_HEADER sHeader;
  4603. ULONG ulBootUpEngineClock;
  4604. ULONG ulDentistVCOFreq;
  4605. ULONG ulBootUpUMAClock;
  4606. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4607. ULONG ulBootUpReqDisplayVector;
  4608. ULONG ulOtherDisplayMisc;
  4609. ULONG ulGPUCapInfo;
  4610. ULONG ulSB_MMIO_Base_Addr;
  4611. USHORT usRequestedPWMFreqInHz;
  4612. UCHAR ucHtcTmpLmt;
  4613. UCHAR ucHtcHystLmt;
  4614. ULONG ulMinEngineClock;
  4615. ULONG ulSystemConfig;
  4616. ULONG ulCPUCapInfo;
  4617. USHORT usNBP0Voltage;
  4618. USHORT usNBP1Voltage;
  4619. USHORT usBootUpNBVoltage;
  4620. USHORT usExtDispConnInfoOffset;
  4621. USHORT usPanelRefreshRateRange;
  4622. UCHAR ucMemoryType;
  4623. UCHAR ucUMAChannelNumber;
  4624. UCHAR strVBIOSMsg[40];
  4625. ATOM_TDP_CONFIG asTdpConfig;
  4626. ULONG ulReserved[19];
  4627. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4628. ULONG ulGMCRestoreResetTime;
  4629. ULONG ulMinimumNClk;
  4630. ULONG ulIdleNClk;
  4631. ULONG ulDDR_DLL_PowerUpTime;
  4632. ULONG ulDDR_PLL_PowerUpTime;
  4633. USHORT usPCIEClkSSPercentage;
  4634. USHORT usPCIEClkSSType;
  4635. USHORT usLvdsSSPercentage;
  4636. USHORT usLvdsSSpreadRateIn10Hz;
  4637. USHORT usHDMISSPercentage;
  4638. USHORT usHDMISSpreadRateIn10Hz;
  4639. USHORT usDVISSPercentage;
  4640. USHORT usDVISSpreadRateIn10Hz;
  4641. ULONG SclkDpmBoostMargin;
  4642. ULONG SclkDpmThrottleMargin;
  4643. USHORT SclkDpmTdpLimitPG;
  4644. USHORT SclkDpmTdpLimitBoost;
  4645. ULONG ulBoostEngineCLock;
  4646. UCHAR ulBoostVid_2bit;
  4647. UCHAR EnableBoost;
  4648. USHORT GnbTdpLimit;
  4649. USHORT usMaxLVDSPclkFreqInSingleLink;
  4650. UCHAR ucLvdsMisc;
  4651. UCHAR ucTravisLVDSVolAdjust;
  4652. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  4653. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  4654. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  4655. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  4656. UCHAR ucLVDSOffToOnDelay_in4Ms;
  4657. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  4658. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  4659. UCHAR ucMinAllowedBL_Level;
  4660. ULONG ulLCDBitDepthControlVal;
  4661. ULONG ulNbpStateMemclkFreq[4];
  4662. USHORT usNBP2Voltage;
  4663. USHORT usNBP3Voltage;
  4664. ULONG ulNbpStateNClkFreq[4];
  4665. UCHAR ucNBDPMEnable;
  4666. UCHAR ucReserved[3];
  4667. UCHAR ucDPMState0VclkFid;
  4668. UCHAR ucDPMState0DclkFid;
  4669. UCHAR ucDPMState1VclkFid;
  4670. UCHAR ucDPMState1DclkFid;
  4671. UCHAR ucDPMState2VclkFid;
  4672. UCHAR ucDPMState2DclkFid;
  4673. UCHAR ucDPMState3VclkFid;
  4674. UCHAR ucDPMState3DclkFid;
  4675. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4676. }ATOM_INTEGRATED_SYSTEM_INFO_V1_7;
  4677. // ulOtherDisplayMisc
  4678. #define INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT 0x01
  4679. #define INTEGRATED_SYSTEM_INFO__GET_BOOTUP_DISPLAY_CALLBACK_FUNC_SUPPORT 0x02
  4680. #define INTEGRATED_SYSTEM_INFO__GET_EXPANSION_CALLBACK_FUNC_SUPPORT 0x04
  4681. #define INTEGRATED_SYSTEM_INFO__FAST_BOOT_SUPPORT 0x08
  4682. // ulGPUCapInfo
  4683. #define SYS_INFO_GPUCAPS__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  4684. #define SYS_INFO_GPUCAPS__DP_SINGLEPLL_MODE 0x02
  4685. #define SYS_INFO_GPUCAPS__DISABLE_AUX_MODE_DETECT 0x08
  4686. #define SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS 0x10
  4687. //ulGPUCapInfo[16]=1 indicate SMC firmware is able to support GNB fast resume function, so that driver can call SMC to program most of GNB register during resuming, from ML
  4688. #define SYS_INFO_GPUCAPS__GNB_FAST_RESUME_CAPABLE 0x00010000
  4689. //ulGPUCapInfo[17]=1 indicate battery boost feature is enable, from ML
  4690. #define SYS_INFO_GPUCAPS__BATTERY_BOOST_ENABLE 0x00020000
  4691. /**********************************************************************************************************************
  4692. ATOM_INTEGRATED_SYSTEM_INFO_V1_7 Description
  4693. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4694. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4695. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4696. sDISPCLK_Voltage: Report Display clock voltage requirement.
  4697. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  4698. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4699. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4700. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4701. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4702. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4703. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4704. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4705. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4706. ulOtherDisplayMisc: bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  4707. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  4708. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  4709. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  4710. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  4711. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  4712. bit[3]=0: VBIOS fast boot is disable
  4713. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  4714. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  4715. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  4716. bit[1]=0: DP mode use cascade PLL mode ( New for Trinity )
  4717. =1: DP mode use single PLL mode
  4718. bit[3]=0: Enable AUX HW mode detection logic
  4719. =1: Disable AUX HW mode detection logic
  4720. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  4721. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4722. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4723. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4724. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4725. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4726. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4727. and enabling VariBri under the driver environment from PP table is optional.
  4728. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4729. that BL control from GPU is expected.
  4730. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4731. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4732. it's per platform
  4733. and enabling VariBri under the driver environment from PP table is optional.
  4734. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  4735. Threshold on value to enter HTC_active state.
  4736. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4737. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4738. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  4739. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4740. =1: PCIE Power Gating Enabled
  4741. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4742. 1: DDR-DLL shut-down feature enabled.
  4743. Bit[2]=0: DDR-PLL Power down feature disabled.
  4744. 1: DDR-PLL Power down feature enabled.
  4745. ulCPUCapInfo: TBD
  4746. usNBP0Voltage: VID for voltage on NB P0 State
  4747. usNBP1Voltage: VID for voltage on NB P1 State
  4748. usNBP2Voltage: VID for voltage on NB P2 State
  4749. usNBP3Voltage: VID for voltage on NB P3 State
  4750. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  4751. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4752. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4753. to indicate a range.
  4754. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4755. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4756. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4757. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4758. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  4759. ucUMAChannelNumber: System memory channel numbers.
  4760. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  4761. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  4762. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  4763. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4764. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4765. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  4766. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  4767. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4768. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4769. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4770. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4771. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4772. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4773. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4774. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4775. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4776. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4777. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4778. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4779. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4780. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4781. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4782. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4783. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  4784. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  4785. value to program Travis register LVDS_CTRL_4
  4786. ucLVDSPwrOnSeqDIGONtoDE_in4Ms: LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  4787. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4788. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4789. ucLVDSPwrOnDEtoVARY_BL_in4Ms: LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  4790. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4791. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4792. ucLVDSPwrOffVARY_BLtoDE_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  4793. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4794. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4795. ucLVDSPwrOffDEtoDIGON_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  4796. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4797. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4798. ucLVDSOffToOnDelay_in4Ms: LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  4799. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  4800. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4801. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  4802. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  4803. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4804. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4805. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  4806. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  4807. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4808. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4809. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  4810. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB pstate.
  4811. **********************************************************************************************************************/
  4812. // this IntegrateSystemInfoTable is used for Kaveri & Kabini APU
  4813. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8
  4814. {
  4815. ATOM_COMMON_TABLE_HEADER sHeader;
  4816. ULONG ulBootUpEngineClock;
  4817. ULONG ulDentistVCOFreq;
  4818. ULONG ulBootUpUMAClock;
  4819. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4820. ULONG ulBootUpReqDisplayVector;
  4821. ULONG ulVBIOSMisc;
  4822. ULONG ulGPUCapInfo;
  4823. ULONG ulDISP_CLK2Freq;
  4824. USHORT usRequestedPWMFreqInHz;
  4825. UCHAR ucHtcTmpLmt;
  4826. UCHAR ucHtcHystLmt;
  4827. ULONG ulReserved2;
  4828. ULONG ulSystemConfig;
  4829. ULONG ulCPUCapInfo;
  4830. ULONG ulReserved3;
  4831. USHORT usGPUReservedSysMemSize;
  4832. USHORT usExtDispConnInfoOffset;
  4833. USHORT usPanelRefreshRateRange;
  4834. UCHAR ucMemoryType;
  4835. UCHAR ucUMAChannelNumber;
  4836. UCHAR strVBIOSMsg[40];
  4837. ATOM_TDP_CONFIG asTdpConfig;
  4838. ULONG ulReserved[19];
  4839. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4840. ULONG ulGMCRestoreResetTime;
  4841. ULONG ulReserved4;
  4842. ULONG ulIdleNClk;
  4843. ULONG ulDDR_DLL_PowerUpTime;
  4844. ULONG ulDDR_PLL_PowerUpTime;
  4845. USHORT usPCIEClkSSPercentage;
  4846. USHORT usPCIEClkSSType;
  4847. USHORT usLvdsSSPercentage;
  4848. USHORT usLvdsSSpreadRateIn10Hz;
  4849. USHORT usHDMISSPercentage;
  4850. USHORT usHDMISSpreadRateIn10Hz;
  4851. USHORT usDVISSPercentage;
  4852. USHORT usDVISSpreadRateIn10Hz;
  4853. ULONG ulGPUReservedSysMemBaseAddrLo;
  4854. ULONG ulGPUReservedSysMemBaseAddrHi;
  4855. ATOM_CLK_VOLT_CAPABILITY s5thDISPCLK_Voltage;
  4856. ULONG ulReserved5;
  4857. USHORT usMaxLVDSPclkFreqInSingleLink;
  4858. UCHAR ucLvdsMisc;
  4859. UCHAR ucTravisLVDSVolAdjust;
  4860. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  4861. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  4862. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  4863. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  4864. UCHAR ucLVDSOffToOnDelay_in4Ms;
  4865. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  4866. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  4867. UCHAR ucMinAllowedBL_Level;
  4868. ULONG ulLCDBitDepthControlVal;
  4869. ULONG ulNbpStateMemclkFreq[4];
  4870. ULONG ulPSPVersion;
  4871. ULONG ulNbpStateNClkFreq[4];
  4872. USHORT usNBPStateVoltage[4];
  4873. USHORT usBootUpNBVoltage;
  4874. USHORT usReserved2;
  4875. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4876. }ATOM_INTEGRATED_SYSTEM_INFO_V1_8;
  4877. /**********************************************************************************************************************
  4878. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 Description
  4879. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4880. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4881. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4882. sDISPCLK_Voltage: Report Display clock frequency requirement on GNB voltage(up to 4 voltage levels).
  4883. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  4884. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4885. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4886. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4887. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4888. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4889. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4890. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4891. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4892. ulVBIOSMisc: Miscellenous flags for VBIOS requirement and interface
  4893. bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  4894. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  4895. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  4896. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  4897. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  4898. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  4899. bit[3]=0: VBIOS fast boot is disable
  4900. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  4901. ulGPUCapInfo: bit[0~2]= Reserved
  4902. bit[3]=0: Enable AUX HW mode detection logic
  4903. =1: Disable AUX HW mode detection logic
  4904. bit[4]=0: Disable DFS bypass feature
  4905. =1: Enable DFS bypass feature
  4906. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4907. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4908. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4909. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4910. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4911. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4912. and enabling VariBri under the driver environment from PP table is optional.
  4913. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4914. that BL control from GPU is expected.
  4915. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4916. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4917. it's per platform
  4918. and enabling VariBri under the driver environment from PP table is optional.
  4919. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt. Threshold on value to enter HTC_active state.
  4920. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4921. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4922. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4923. =1: PCIE Power Gating Enabled
  4924. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4925. 1: DDR-DLL shut-down feature enabled.
  4926. Bit[2]=0: DDR-PLL Power down feature disabled.
  4927. 1: DDR-PLL Power down feature enabled.
  4928. Bit[3]=0: GNB DPM is disabled
  4929. =1: GNB DPM is enabled
  4930. ulCPUCapInfo: TBD
  4931. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4932. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4933. to indicate a range.
  4934. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4935. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4936. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4937. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4938. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3;=5:GDDR5; [7:4] is reserved.
  4939. ucUMAChannelNumber: System memory channel numbers.
  4940. strVBIOSMsg[40]: VBIOS boot up customized message string
  4941. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4942. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4943. ulIdleNClk: NCLK speed while memory runs in self-refresh state, used to calculate self-refresh latency. Unit in 10kHz.
  4944. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4945. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4946. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4947. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4948. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4949. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4950. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4951. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4952. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4953. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4954. usGPUReservedSysMemSize: Reserved system memory size for ACP engine in APU GNB, units in MB. 0/2/4MB based on CMOS options, current default could be 0MB. KV only, not on KB.
  4955. ulGPUReservedSysMemBaseAddrLo: Low 32 bits base address to the reserved system memory.
  4956. ulGPUReservedSysMemBaseAddrHi: High 32 bits base address to the reserved system memory.
  4957. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4958. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4959. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4960. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4961. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4962. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4963. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  4964. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  4965. value to program Travis register LVDS_CTRL_4
  4966. ucLVDSPwrOnSeqDIGONtoDE_in4Ms:
  4967. LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  4968. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4969. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4970. ucLVDSPwrOnDEtoVARY_BL_in4Ms:
  4971. LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  4972. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4973. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4974. ucLVDSPwrOffVARY_BLtoDE_in4Ms:
  4975. LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  4976. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4977. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4978. ucLVDSPwrOffDEtoDIGON_in4Ms:
  4979. LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  4980. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4981. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4982. ucLVDSOffToOnDelay_in4Ms:
  4983. LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  4984. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  4985. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4986. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  4987. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  4988. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4989. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4990. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  4991. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  4992. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4993. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4994. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  4995. ulLCDBitDepthControlVal: GPU display control encoder bit dither control setting, used to program register mmFMT_BIT_DEPTH_CONTROL
  4996. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB P-State(P0, P1, P2 & P3).
  4997. ulNbpStateNClkFreq[4]: NB P-State NClk frequency in different NB P-State
  4998. usNBPStateVoltage[4]: NB P-State (P0/P1 & P2/P3) voltage; NBP3 refers to lowes voltage
  4999. usBootUpNBVoltage: NB P-State voltage during boot up before driver loaded
  5000. sExtDispConnInfo: Display connector information table provided to VBIOS
  5001. **********************************************************************************************************************/
  5002. // this Table is used for Kaveri/Kabini APU
  5003. typedef struct _ATOM_FUSION_SYSTEM_INFO_V2
  5004. {
  5005. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 sIntegratedSysInfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  5006. ULONG ulPowerplayTable[128]; // Update comments here to link new powerplay table definition structure
  5007. }ATOM_FUSION_SYSTEM_INFO_V2;
  5008. typedef struct _ATOM_I2C_REG_INFO
  5009. {
  5010. UCHAR ucI2cRegIndex;
  5011. UCHAR ucI2cRegVal;
  5012. }ATOM_I2C_REG_INFO;
  5013. // this IntegrateSystemInfoTable is used for Carrizo
  5014. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9
  5015. {
  5016. ATOM_COMMON_TABLE_HEADER sHeader;
  5017. ULONG ulBootUpEngineClock;
  5018. ULONG ulDentistVCOFreq;
  5019. ULONG ulBootUpUMAClock;
  5020. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4]; // no longer used, keep it as is to avoid driver compiling error
  5021. ULONG ulBootUpReqDisplayVector;
  5022. ULONG ulVBIOSMisc;
  5023. ULONG ulGPUCapInfo;
  5024. ULONG ulDISP_CLK2Freq;
  5025. USHORT usRequestedPWMFreqInHz;
  5026. UCHAR ucHtcTmpLmt;
  5027. UCHAR ucHtcHystLmt;
  5028. ULONG ulReserved2;
  5029. ULONG ulSystemConfig;
  5030. ULONG ulCPUCapInfo;
  5031. ULONG ulReserved3;
  5032. USHORT usGPUReservedSysMemSize;
  5033. USHORT usExtDispConnInfoOffset;
  5034. USHORT usPanelRefreshRateRange;
  5035. UCHAR ucMemoryType;
  5036. UCHAR ucUMAChannelNumber;
  5037. UCHAR strVBIOSMsg[40];
  5038. ATOM_TDP_CONFIG asTdpConfig;
  5039. UCHAR ucExtHDMIReDrvSlvAddr;
  5040. UCHAR ucExtHDMIReDrvRegNum;
  5041. ATOM_I2C_REG_INFO asExtHDMIRegSetting[9];
  5042. ULONG ulReserved[2];
  5043. ATOM_CLK_VOLT_CAPABILITY_V2 sDispClkVoltageMapping[8];
  5044. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5]; // no longer used, keep it as is to avoid driver compiling error
  5045. ULONG ulGMCRestoreResetTime;
  5046. ULONG ulReserved4;
  5047. ULONG ulIdleNClk;
  5048. ULONG ulDDR_DLL_PowerUpTime;
  5049. ULONG ulDDR_PLL_PowerUpTime;
  5050. USHORT usPCIEClkSSPercentage;
  5051. USHORT usPCIEClkSSType;
  5052. USHORT usLvdsSSPercentage;
  5053. USHORT usLvdsSSpreadRateIn10Hz;
  5054. USHORT usHDMISSPercentage;
  5055. USHORT usHDMISSpreadRateIn10Hz;
  5056. USHORT usDVISSPercentage;
  5057. USHORT usDVISSpreadRateIn10Hz;
  5058. ULONG ulGPUReservedSysMemBaseAddrLo;
  5059. ULONG ulGPUReservedSysMemBaseAddrHi;
  5060. ULONG ulReserved5[3];
  5061. USHORT usMaxLVDSPclkFreqInSingleLink;
  5062. UCHAR ucLvdsMisc;
  5063. UCHAR ucTravisLVDSVolAdjust;
  5064. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5065. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5066. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5067. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5068. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5069. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5070. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5071. UCHAR ucMinAllowedBL_Level;
  5072. ULONG ulLCDBitDepthControlVal;
  5073. ULONG ulNbpStateMemclkFreq[4]; // only 2 level is changed.
  5074. ULONG ulPSPVersion;
  5075. ULONG ulNbpStateNClkFreq[4];
  5076. USHORT usNBPStateVoltage[4];
  5077. USHORT usBootUpNBVoltage;
  5078. UCHAR ucEDPv1_4VSMode;
  5079. UCHAR ucReserved2;
  5080. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5081. }ATOM_INTEGRATED_SYSTEM_INFO_V1_9;
  5082. // definition for ucEDPv1_4VSMode
  5083. #define EDP_VS_LEGACY_MODE 0
  5084. #define EDP_VS_LOW_VDIFF_MODE 1
  5085. #define EDP_VS_HIGH_VDIFF_MODE 2
  5086. #define EDP_VS_STRETCH_MODE 3
  5087. #define EDP_VS_SINGLE_VDIFF_MODE 4
  5088. #define EDP_VS_VARIABLE_PREM_MODE 5
  5089. // this IntegrateSystemInfoTable is used for Carrizo
  5090. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_10
  5091. {
  5092. ATOM_COMMON_TABLE_HEADER sHeader;
  5093. ULONG ulBootUpEngineClock;
  5094. ULONG ulDentistVCOFreq;
  5095. ULONG ulBootUpUMAClock;
  5096. ULONG ulReserved0[8];
  5097. ULONG ulBootUpReqDisplayVector;
  5098. ULONG ulVBIOSMisc;
  5099. ULONG ulGPUCapInfo;
  5100. ULONG ulReserved1;
  5101. USHORT usRequestedPWMFreqInHz;
  5102. UCHAR ucHtcTmpLmt;
  5103. UCHAR ucHtcHystLmt;
  5104. ULONG ulReserved2;
  5105. ULONG ulSystemConfig;
  5106. ULONG ulCPUCapInfo;
  5107. ULONG ulReserved3;
  5108. USHORT usGPUReservedSysMemSize;
  5109. USHORT usExtDispConnInfoOffset;
  5110. USHORT usPanelRefreshRateRange;
  5111. UCHAR ucMemoryType;
  5112. UCHAR ucUMAChannelNumber;
  5113. UCHAR strVBIOSMsg[40];
  5114. ATOM_TDP_CONFIG asTdpConfig;
  5115. ULONG ulReserved[7];
  5116. ATOM_CLK_VOLT_CAPABILITY_V2 sDispClkVoltageMapping[8];
  5117. ULONG ulReserved6[10];
  5118. ULONG ulGMCRestoreResetTime;
  5119. ULONG ulReserved4;
  5120. ULONG ulIdleNClk;
  5121. ULONG ulDDR_DLL_PowerUpTime;
  5122. ULONG ulDDR_PLL_PowerUpTime;
  5123. USHORT usPCIEClkSSPercentage;
  5124. USHORT usPCIEClkSSType;
  5125. USHORT usLvdsSSPercentage;
  5126. USHORT usLvdsSSpreadRateIn10Hz;
  5127. USHORT usHDMISSPercentage;
  5128. USHORT usHDMISSpreadRateIn10Hz;
  5129. USHORT usDVISSPercentage;
  5130. USHORT usDVISSpreadRateIn10Hz;
  5131. ULONG ulGPUReservedSysMemBaseAddrLo;
  5132. ULONG ulGPUReservedSysMemBaseAddrHi;
  5133. ULONG ulReserved5[3];
  5134. USHORT usMaxLVDSPclkFreqInSingleLink;
  5135. UCHAR ucLvdsMisc;
  5136. UCHAR ucTravisLVDSVolAdjust;
  5137. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5138. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5139. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5140. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5141. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5142. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5143. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5144. UCHAR ucMinAllowedBL_Level;
  5145. ULONG ulLCDBitDepthControlVal;
  5146. ULONG ulNbpStateMemclkFreq[2];
  5147. ULONG ulReserved7[2];
  5148. ULONG ulPSPVersion;
  5149. ULONG ulNbpStateNClkFreq[4];
  5150. USHORT usNBPStateVoltage[4];
  5151. USHORT usBootUpNBVoltage;
  5152. UCHAR ucEDPv1_4VSMode;
  5153. UCHAR ucReserved2;
  5154. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5155. }ATOM_INTEGRATED_SYSTEM_INFO_V1_10;
  5156. /**************************************************************************/
  5157. // This portion is only used when ext thermal chip or engine/memory clock SS chip is populated on a design
  5158. //Memory SS Info Table
  5159. //Define Memory Clock SS chip ID
  5160. #define ICS91719 1
  5161. #define ICS91720 2
  5162. //Define one structure to inform SW a "block of data" writing to external SS chip via I2C protocol
  5163. typedef struct _ATOM_I2C_DATA_RECORD
  5164. {
  5165. UCHAR ucNunberOfBytes; //Indicates how many bytes SW needs to write to the external ASIC for one block, besides to "Start" and "Stop"
  5166. UCHAR ucI2CData[1]; //I2C data in bytes, should be less than 16 bytes usually
  5167. }ATOM_I2C_DATA_RECORD;
  5168. //Define one structure to inform SW how many blocks of data writing to external SS chip via I2C protocol, in addition to other information
  5169. typedef struct _ATOM_I2C_DEVICE_SETUP_INFO
  5170. {
  5171. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //I2C line and HW/SW assisted cap.
  5172. UCHAR ucSSChipID; //SS chip being used
  5173. UCHAR ucSSChipSlaveAddr; //Slave Address to set up this SS chip
  5174. UCHAR ucNumOfI2CDataRecords; //number of data block
  5175. ATOM_I2C_DATA_RECORD asI2CData[1];
  5176. }ATOM_I2C_DEVICE_SETUP_INFO;
  5177. //==========================================================================================
  5178. typedef struct _ATOM_ASIC_MVDD_INFO
  5179. {
  5180. ATOM_COMMON_TABLE_HEADER sHeader;
  5181. ATOM_I2C_DEVICE_SETUP_INFO asI2CSetup[1];
  5182. }ATOM_ASIC_MVDD_INFO;
  5183. //==========================================================================================
  5184. #define ATOM_MCLK_SS_INFO ATOM_ASIC_MVDD_INFO
  5185. //==========================================================================================
  5186. /**************************************************************************/
  5187. typedef struct _ATOM_ASIC_SS_ASSIGNMENT
  5188. {
  5189. ULONG ulTargetClockRange; //Clock Out frequence (VCO ), in unit of 10Khz
  5190. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  5191. USHORT usSpreadRateInKhz; //in unit of kHz, modulation freq
  5192. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5193. UCHAR ucSpreadSpectrumMode; //Bit1=0 Down Spread,=1 Center Spread.
  5194. UCHAR ucReserved[2];
  5195. }ATOM_ASIC_SS_ASSIGNMENT;
  5196. //Define ucClockIndication, SW uses the IDs below to search if the SS is requried/enabled on a clock branch/signal type.
  5197. //SS is not required or enabled if a match is not found.
  5198. #define ASIC_INTERNAL_MEMORY_SS 1
  5199. #define ASIC_INTERNAL_ENGINE_SS 2
  5200. #define ASIC_INTERNAL_UVD_SS 3
  5201. #define ASIC_INTERNAL_SS_ON_TMDS 4
  5202. #define ASIC_INTERNAL_SS_ON_HDMI 5
  5203. #define ASIC_INTERNAL_SS_ON_LVDS 6
  5204. #define ASIC_INTERNAL_SS_ON_DP 7
  5205. #define ASIC_INTERNAL_SS_ON_DCPLL 8
  5206. #define ASIC_EXTERNAL_SS_ON_DP_CLOCK 9
  5207. #define ASIC_INTERNAL_VCE_SS 10
  5208. #define ASIC_INTERNAL_GPUPLL_SS 11
  5209. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V2
  5210. {
  5211. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  5212. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  5213. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  5214. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  5215. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5216. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  5217. UCHAR ucReserved[2];
  5218. }ATOM_ASIC_SS_ASSIGNMENT_V2;
  5219. //ucSpreadSpectrumMode
  5220. //#define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  5221. //#define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  5222. //#define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  5223. //#define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  5224. //#define ATOM_INTERNAL_SS_MASK 0x00000000
  5225. //#define ATOM_EXTERNAL_SS_MASK 0x00000002
  5226. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO
  5227. {
  5228. ATOM_COMMON_TABLE_HEADER sHeader;
  5229. ATOM_ASIC_SS_ASSIGNMENT asSpreadSpectrum[4];
  5230. }ATOM_ASIC_INTERNAL_SS_INFO;
  5231. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V2
  5232. {
  5233. ATOM_COMMON_TABLE_HEADER sHeader;
  5234. ATOM_ASIC_SS_ASSIGNMENT_V2 asSpreadSpectrum[1]; //this is point only.
  5235. }ATOM_ASIC_INTERNAL_SS_INFO_V2;
  5236. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V3
  5237. {
  5238. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  5239. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  5240. USHORT usSpreadSpectrumPercentage; //in unit of 0.01% or 0.001%, decided by ucSpreadSpectrumMode bit4
  5241. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  5242. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5243. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  5244. UCHAR ucReserved[2];
  5245. }ATOM_ASIC_SS_ASSIGNMENT_V3;
  5246. //ATOM_ASIC_SS_ASSIGNMENT_V3.ucSpreadSpectrumMode
  5247. #define SS_MODE_V3_CENTRE_SPREAD_MASK 0x01
  5248. #define SS_MODE_V3_EXTERNAL_SS_MASK 0x02
  5249. #define SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK 0x10
  5250. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V3
  5251. {
  5252. ATOM_COMMON_TABLE_HEADER sHeader;
  5253. ATOM_ASIC_SS_ASSIGNMENT_V3 asSpreadSpectrum[1]; //this is pointer only.
  5254. }ATOM_ASIC_INTERNAL_SS_INFO_V3;
  5255. //==============================Scratch Pad Definition Portion===============================
  5256. #define ATOM_DEVICE_CONNECT_INFO_DEF 0
  5257. #define ATOM_ROM_LOCATION_DEF 1
  5258. #define ATOM_TV_STANDARD_DEF 2
  5259. #define ATOM_ACTIVE_INFO_DEF 3
  5260. #define ATOM_LCD_INFO_DEF 4
  5261. #define ATOM_DOS_REQ_INFO_DEF 5
  5262. #define ATOM_ACC_CHANGE_INFO_DEF 6
  5263. #define ATOM_DOS_MODE_INFO_DEF 7
  5264. #define ATOM_I2C_CHANNEL_STATUS_DEF 8
  5265. #define ATOM_I2C_CHANNEL_STATUS1_DEF 9
  5266. #define ATOM_INTERNAL_TIMER_DEF 10
  5267. // BIOS_0_SCRATCH Definition
  5268. #define ATOM_S0_CRT1_MONO 0x00000001L
  5269. #define ATOM_S0_CRT1_COLOR 0x00000002L
  5270. #define ATOM_S0_CRT1_MASK (ATOM_S0_CRT1_MONO+ATOM_S0_CRT1_COLOR)
  5271. #define ATOM_S0_TV1_COMPOSITE_A 0x00000004L
  5272. #define ATOM_S0_TV1_SVIDEO_A 0x00000008L
  5273. #define ATOM_S0_TV1_MASK_A (ATOM_S0_TV1_COMPOSITE_A+ATOM_S0_TV1_SVIDEO_A)
  5274. #define ATOM_S0_CV_A 0x00000010L
  5275. #define ATOM_S0_CV_DIN_A 0x00000020L
  5276. #define ATOM_S0_CV_MASK_A (ATOM_S0_CV_A+ATOM_S0_CV_DIN_A)
  5277. #define ATOM_S0_CRT2_MONO 0x00000100L
  5278. #define ATOM_S0_CRT2_COLOR 0x00000200L
  5279. #define ATOM_S0_CRT2_MASK (ATOM_S0_CRT2_MONO+ATOM_S0_CRT2_COLOR)
  5280. #define ATOM_S0_TV1_COMPOSITE 0x00000400L
  5281. #define ATOM_S0_TV1_SVIDEO 0x00000800L
  5282. #define ATOM_S0_TV1_SCART 0x00004000L
  5283. #define ATOM_S0_TV1_MASK (ATOM_S0_TV1_COMPOSITE+ATOM_S0_TV1_SVIDEO+ATOM_S0_TV1_SCART)
  5284. #define ATOM_S0_CV 0x00001000L
  5285. #define ATOM_S0_CV_DIN 0x00002000L
  5286. #define ATOM_S0_CV_MASK (ATOM_S0_CV+ATOM_S0_CV_DIN)
  5287. #define ATOM_S0_DFP1 0x00010000L
  5288. #define ATOM_S0_DFP2 0x00020000L
  5289. #define ATOM_S0_LCD1 0x00040000L
  5290. #define ATOM_S0_LCD2 0x00080000L
  5291. #define ATOM_S0_DFP6 0x00100000L
  5292. #define ATOM_S0_DFP3 0x00200000L
  5293. #define ATOM_S0_DFP4 0x00400000L
  5294. #define ATOM_S0_DFP5 0x00800000L
  5295. #define ATOM_S0_DFP_MASK ATOM_S0_DFP1 | ATOM_S0_DFP2 | ATOM_S0_DFP3 | ATOM_S0_DFP4 | ATOM_S0_DFP5 | ATOM_S0_DFP6
  5296. #define ATOM_S0_FAD_REGISTER_BUG 0x02000000L // If set, indicates we are running a PCIE asic with
  5297. // the FAD/HDP reg access bug. Bit is read by DAL, this is obsolete from RV5xx
  5298. #define ATOM_S0_THERMAL_STATE_MASK 0x1C000000L
  5299. #define ATOM_S0_THERMAL_STATE_SHIFT 26
  5300. #define ATOM_S0_SYSTEM_POWER_STATE_MASK 0xE0000000L
  5301. #define ATOM_S0_SYSTEM_POWER_STATE_SHIFT 29
  5302. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_AC 1
  5303. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_DC 2
  5304. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LITEAC 3
  5305. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LIT2AC 4
  5306. //Byte aligned defintion for BIOS usage
  5307. #define ATOM_S0_CRT1_MONOb0 0x01
  5308. #define ATOM_S0_CRT1_COLORb0 0x02
  5309. #define ATOM_S0_CRT1_MASKb0 (ATOM_S0_CRT1_MONOb0+ATOM_S0_CRT1_COLORb0)
  5310. #define ATOM_S0_TV1_COMPOSITEb0 0x04
  5311. #define ATOM_S0_TV1_SVIDEOb0 0x08
  5312. #define ATOM_S0_TV1_MASKb0 (ATOM_S0_TV1_COMPOSITEb0+ATOM_S0_TV1_SVIDEOb0)
  5313. #define ATOM_S0_CVb0 0x10
  5314. #define ATOM_S0_CV_DINb0 0x20
  5315. #define ATOM_S0_CV_MASKb0 (ATOM_S0_CVb0+ATOM_S0_CV_DINb0)
  5316. #define ATOM_S0_CRT2_MONOb1 0x01
  5317. #define ATOM_S0_CRT2_COLORb1 0x02
  5318. #define ATOM_S0_CRT2_MASKb1 (ATOM_S0_CRT2_MONOb1+ATOM_S0_CRT2_COLORb1)
  5319. #define ATOM_S0_TV1_COMPOSITEb1 0x04
  5320. #define ATOM_S0_TV1_SVIDEOb1 0x08
  5321. #define ATOM_S0_TV1_SCARTb1 0x40
  5322. #define ATOM_S0_TV1_MASKb1 (ATOM_S0_TV1_COMPOSITEb1+ATOM_S0_TV1_SVIDEOb1+ATOM_S0_TV1_SCARTb1)
  5323. #define ATOM_S0_CVb1 0x10
  5324. #define ATOM_S0_CV_DINb1 0x20
  5325. #define ATOM_S0_CV_MASKb1 (ATOM_S0_CVb1+ATOM_S0_CV_DINb1)
  5326. #define ATOM_S0_DFP1b2 0x01
  5327. #define ATOM_S0_DFP2b2 0x02
  5328. #define ATOM_S0_LCD1b2 0x04
  5329. #define ATOM_S0_LCD2b2 0x08
  5330. #define ATOM_S0_DFP6b2 0x10
  5331. #define ATOM_S0_DFP3b2 0x20
  5332. #define ATOM_S0_DFP4b2 0x40
  5333. #define ATOM_S0_DFP5b2 0x80
  5334. #define ATOM_S0_THERMAL_STATE_MASKb3 0x1C
  5335. #define ATOM_S0_THERMAL_STATE_SHIFTb3 2
  5336. #define ATOM_S0_SYSTEM_POWER_STATE_MASKb3 0xE0
  5337. #define ATOM_S0_LCD1_SHIFT 18
  5338. // BIOS_1_SCRATCH Definition
  5339. #define ATOM_S1_ROM_LOCATION_MASK 0x0000FFFFL
  5340. #define ATOM_S1_PCI_BUS_DEV_MASK 0xFFFF0000L
  5341. // BIOS_2_SCRATCH Definition
  5342. #define ATOM_S2_TV1_STANDARD_MASK 0x0000000FL
  5343. #define ATOM_S2_CURRENT_BL_LEVEL_MASK 0x0000FF00L
  5344. #define ATOM_S2_CURRENT_BL_LEVEL_SHIFT 8
  5345. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK 0x0C000000L
  5346. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK_SHIFT 26
  5347. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGE 0x10000000L
  5348. #define ATOM_S2_DEVICE_DPMS_STATE 0x00010000L
  5349. #define ATOM_S2_VRI_BRIGHT_ENABLE 0x20000000L
  5350. #define ATOM_S2_DISPLAY_ROTATION_0_DEGREE 0x0
  5351. #define ATOM_S2_DISPLAY_ROTATION_90_DEGREE 0x1
  5352. #define ATOM_S2_DISPLAY_ROTATION_180_DEGREE 0x2
  5353. #define ATOM_S2_DISPLAY_ROTATION_270_DEGREE 0x3
  5354. #define ATOM_S2_DISPLAY_ROTATION_DEGREE_SHIFT 30
  5355. #define ATOM_S2_DISPLAY_ROTATION_ANGLE_MASK 0xC0000000L
  5356. //Byte aligned defintion for BIOS usage
  5357. #define ATOM_S2_TV1_STANDARD_MASKb0 0x0F
  5358. #define ATOM_S2_CURRENT_BL_LEVEL_MASKb1 0xFF
  5359. #define ATOM_S2_DEVICE_DPMS_STATEb2 0x01
  5360. #define ATOM_S2_TMDS_COHERENT_MODEb3 0x10 // used by VBIOS code only, use coherent mode for TMDS/HDMI mode
  5361. #define ATOM_S2_VRI_BRIGHT_ENABLEb3 0x20
  5362. #define ATOM_S2_ROTATION_STATE_MASKb3 0xC0
  5363. // BIOS_3_SCRATCH Definition
  5364. #define ATOM_S3_CRT1_ACTIVE 0x00000001L
  5365. #define ATOM_S3_LCD1_ACTIVE 0x00000002L
  5366. #define ATOM_S3_TV1_ACTIVE 0x00000004L
  5367. #define ATOM_S3_DFP1_ACTIVE 0x00000008L
  5368. #define ATOM_S3_CRT2_ACTIVE 0x00000010L
  5369. #define ATOM_S3_LCD2_ACTIVE 0x00000020L
  5370. #define ATOM_S3_DFP6_ACTIVE 0x00000040L
  5371. #define ATOM_S3_DFP2_ACTIVE 0x00000080L
  5372. #define ATOM_S3_CV_ACTIVE 0x00000100L
  5373. #define ATOM_S3_DFP3_ACTIVE 0x00000200L
  5374. #define ATOM_S3_DFP4_ACTIVE 0x00000400L
  5375. #define ATOM_S3_DFP5_ACTIVE 0x00000800L
  5376. #define ATOM_S3_DEVICE_ACTIVE_MASK 0x00000FFFL
  5377. #define ATOM_S3_LCD_FULLEXPANSION_ACTIVE 0x00001000L
  5378. #define ATOM_S3_LCD_EXPANSION_ASPEC_RATIO_ACTIVE 0x00002000L
  5379. #define ATOM_S3_CRT1_CRTC_ACTIVE 0x00010000L
  5380. #define ATOM_S3_LCD1_CRTC_ACTIVE 0x00020000L
  5381. #define ATOM_S3_TV1_CRTC_ACTIVE 0x00040000L
  5382. #define ATOM_S3_DFP1_CRTC_ACTIVE 0x00080000L
  5383. #define ATOM_S3_CRT2_CRTC_ACTIVE 0x00100000L
  5384. #define ATOM_S3_LCD2_CRTC_ACTIVE 0x00200000L
  5385. #define ATOM_S3_DFP6_CRTC_ACTIVE 0x00400000L
  5386. #define ATOM_S3_DFP2_CRTC_ACTIVE 0x00800000L
  5387. #define ATOM_S3_CV_CRTC_ACTIVE 0x01000000L
  5388. #define ATOM_S3_DFP3_CRTC_ACTIVE 0x02000000L
  5389. #define ATOM_S3_DFP4_CRTC_ACTIVE 0x04000000L
  5390. #define ATOM_S3_DFP5_CRTC_ACTIVE 0x08000000L
  5391. #define ATOM_S3_DEVICE_CRTC_ACTIVE_MASK 0x0FFF0000L
  5392. #define ATOM_S3_ASIC_GUI_ENGINE_HUNG 0x20000000L
  5393. //Below two definitions are not supported in pplib, but in the old powerplay in DAL
  5394. #define ATOM_S3_ALLOW_FAST_PWR_SWITCH 0x40000000L
  5395. #define ATOM_S3_RQST_GPU_USE_MIN_PWR 0x80000000L
  5396. //Byte aligned defintion for BIOS usage
  5397. #define ATOM_S3_CRT1_ACTIVEb0 0x01
  5398. #define ATOM_S3_LCD1_ACTIVEb0 0x02
  5399. #define ATOM_S3_TV1_ACTIVEb0 0x04
  5400. #define ATOM_S3_DFP1_ACTIVEb0 0x08
  5401. #define ATOM_S3_CRT2_ACTIVEb0 0x10
  5402. #define ATOM_S3_LCD2_ACTIVEb0 0x20
  5403. #define ATOM_S3_DFP6_ACTIVEb0 0x40
  5404. #define ATOM_S3_DFP2_ACTIVEb0 0x80
  5405. #define ATOM_S3_CV_ACTIVEb1 0x01
  5406. #define ATOM_S3_DFP3_ACTIVEb1 0x02
  5407. #define ATOM_S3_DFP4_ACTIVEb1 0x04
  5408. #define ATOM_S3_DFP5_ACTIVEb1 0x08
  5409. #define ATOM_S3_ACTIVE_CRTC1w0 0xFFF
  5410. #define ATOM_S3_CRT1_CRTC_ACTIVEb2 0x01
  5411. #define ATOM_S3_LCD1_CRTC_ACTIVEb2 0x02
  5412. #define ATOM_S3_TV1_CRTC_ACTIVEb2 0x04
  5413. #define ATOM_S3_DFP1_CRTC_ACTIVEb2 0x08
  5414. #define ATOM_S3_CRT2_CRTC_ACTIVEb2 0x10
  5415. #define ATOM_S3_LCD2_CRTC_ACTIVEb2 0x20
  5416. #define ATOM_S3_DFP6_CRTC_ACTIVEb2 0x40
  5417. #define ATOM_S3_DFP2_CRTC_ACTIVEb2 0x80
  5418. #define ATOM_S3_CV_CRTC_ACTIVEb3 0x01
  5419. #define ATOM_S3_DFP3_CRTC_ACTIVEb3 0x02
  5420. #define ATOM_S3_DFP4_CRTC_ACTIVEb3 0x04
  5421. #define ATOM_S3_DFP5_CRTC_ACTIVEb3 0x08
  5422. #define ATOM_S3_ACTIVE_CRTC2w1 0xFFF
  5423. // BIOS_4_SCRATCH Definition
  5424. #define ATOM_S4_LCD1_PANEL_ID_MASK 0x000000FFL
  5425. #define ATOM_S4_LCD1_REFRESH_MASK 0x0000FF00L
  5426. #define ATOM_S4_LCD1_REFRESH_SHIFT 8
  5427. //Byte aligned defintion for BIOS usage
  5428. #define ATOM_S4_LCD1_PANEL_ID_MASKb0 0x0FF
  5429. #define ATOM_S4_LCD1_REFRESH_MASKb1 ATOM_S4_LCD1_PANEL_ID_MASKb0
  5430. #define ATOM_S4_VRAM_INFO_MASKb2 ATOM_S4_LCD1_PANEL_ID_MASKb0
  5431. // BIOS_5_SCRATCH Definition, BIOS_5_SCRATCH is used by Firmware only !!!!
  5432. #define ATOM_S5_DOS_REQ_CRT1b0 0x01
  5433. #define ATOM_S5_DOS_REQ_LCD1b0 0x02
  5434. #define ATOM_S5_DOS_REQ_TV1b0 0x04
  5435. #define ATOM_S5_DOS_REQ_DFP1b0 0x08
  5436. #define ATOM_S5_DOS_REQ_CRT2b0 0x10
  5437. #define ATOM_S5_DOS_REQ_LCD2b0 0x20
  5438. #define ATOM_S5_DOS_REQ_DFP6b0 0x40
  5439. #define ATOM_S5_DOS_REQ_DFP2b0 0x80
  5440. #define ATOM_S5_DOS_REQ_CVb1 0x01
  5441. #define ATOM_S5_DOS_REQ_DFP3b1 0x02
  5442. #define ATOM_S5_DOS_REQ_DFP4b1 0x04
  5443. #define ATOM_S5_DOS_REQ_DFP5b1 0x08
  5444. #define ATOM_S5_DOS_REQ_DEVICEw0 0x0FFF
  5445. #define ATOM_S5_DOS_REQ_CRT1 0x0001
  5446. #define ATOM_S5_DOS_REQ_LCD1 0x0002
  5447. #define ATOM_S5_DOS_REQ_TV1 0x0004
  5448. #define ATOM_S5_DOS_REQ_DFP1 0x0008
  5449. #define ATOM_S5_DOS_REQ_CRT2 0x0010
  5450. #define ATOM_S5_DOS_REQ_LCD2 0x0020
  5451. #define ATOM_S5_DOS_REQ_DFP6 0x0040
  5452. #define ATOM_S5_DOS_REQ_DFP2 0x0080
  5453. #define ATOM_S5_DOS_REQ_CV 0x0100
  5454. #define ATOM_S5_DOS_REQ_DFP3 0x0200
  5455. #define ATOM_S5_DOS_REQ_DFP4 0x0400
  5456. #define ATOM_S5_DOS_REQ_DFP5 0x0800
  5457. #define ATOM_S5_DOS_FORCE_CRT1b2 ATOM_S5_DOS_REQ_CRT1b0
  5458. #define ATOM_S5_DOS_FORCE_TV1b2 ATOM_S5_DOS_REQ_TV1b0
  5459. #define ATOM_S5_DOS_FORCE_CRT2b2 ATOM_S5_DOS_REQ_CRT2b0
  5460. #define ATOM_S5_DOS_FORCE_CVb3 ATOM_S5_DOS_REQ_CVb1
  5461. #define ATOM_S5_DOS_FORCE_DEVICEw1 (ATOM_S5_DOS_FORCE_CRT1b2+ATOM_S5_DOS_FORCE_TV1b2+ATOM_S5_DOS_FORCE_CRT2b2+\
  5462. (ATOM_S5_DOS_FORCE_CVb3<<8))
  5463. // BIOS_6_SCRATCH Definition
  5464. #define ATOM_S6_DEVICE_CHANGE 0x00000001L
  5465. #define ATOM_S6_SCALER_CHANGE 0x00000002L
  5466. #define ATOM_S6_LID_CHANGE 0x00000004L
  5467. #define ATOM_S6_DOCKING_CHANGE 0x00000008L
  5468. #define ATOM_S6_ACC_MODE 0x00000010L
  5469. #define ATOM_S6_EXT_DESKTOP_MODE 0x00000020L
  5470. #define ATOM_S6_LID_STATE 0x00000040L
  5471. #define ATOM_S6_DOCK_STATE 0x00000080L
  5472. #define ATOM_S6_CRITICAL_STATE 0x00000100L
  5473. #define ATOM_S6_HW_I2C_BUSY_STATE 0x00000200L
  5474. #define ATOM_S6_THERMAL_STATE_CHANGE 0x00000400L
  5475. #define ATOM_S6_INTERRUPT_SET_BY_BIOS 0x00000800L
  5476. #define ATOM_S6_REQ_LCD_EXPANSION_FULL 0x00001000L //Normal expansion Request bit for LCD
  5477. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIO 0x00002000L //Aspect ratio expansion Request bit for LCD
  5478. #define ATOM_S6_DISPLAY_STATE_CHANGE 0x00004000L //This bit is recycled when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_H_expansion
  5479. #define ATOM_S6_I2C_STATE_CHANGE 0x00008000L //This bit is recycled,when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_V_expansion
  5480. #define ATOM_S6_ACC_REQ_CRT1 0x00010000L
  5481. #define ATOM_S6_ACC_REQ_LCD1 0x00020000L
  5482. #define ATOM_S6_ACC_REQ_TV1 0x00040000L
  5483. #define ATOM_S6_ACC_REQ_DFP1 0x00080000L
  5484. #define ATOM_S6_ACC_REQ_CRT2 0x00100000L
  5485. #define ATOM_S6_ACC_REQ_LCD2 0x00200000L
  5486. #define ATOM_S6_ACC_REQ_DFP6 0x00400000L
  5487. #define ATOM_S6_ACC_REQ_DFP2 0x00800000L
  5488. #define ATOM_S6_ACC_REQ_CV 0x01000000L
  5489. #define ATOM_S6_ACC_REQ_DFP3 0x02000000L
  5490. #define ATOM_S6_ACC_REQ_DFP4 0x04000000L
  5491. #define ATOM_S6_ACC_REQ_DFP5 0x08000000L
  5492. #define ATOM_S6_ACC_REQ_MASK 0x0FFF0000L
  5493. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE 0x10000000L
  5494. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH 0x20000000L
  5495. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE 0x40000000L
  5496. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_MASK 0x80000000L
  5497. //Byte aligned defintion for BIOS usage
  5498. #define ATOM_S6_DEVICE_CHANGEb0 0x01
  5499. #define ATOM_S6_SCALER_CHANGEb0 0x02
  5500. #define ATOM_S6_LID_CHANGEb0 0x04
  5501. #define ATOM_S6_DOCKING_CHANGEb0 0x08
  5502. #define ATOM_S6_ACC_MODEb0 0x10
  5503. #define ATOM_S6_EXT_DESKTOP_MODEb0 0x20
  5504. #define ATOM_S6_LID_STATEb0 0x40
  5505. #define ATOM_S6_DOCK_STATEb0 0x80
  5506. #define ATOM_S6_CRITICAL_STATEb1 0x01
  5507. #define ATOM_S6_HW_I2C_BUSY_STATEb1 0x02
  5508. #define ATOM_S6_THERMAL_STATE_CHANGEb1 0x04
  5509. #define ATOM_S6_INTERRUPT_SET_BY_BIOSb1 0x08
  5510. #define ATOM_S6_REQ_LCD_EXPANSION_FULLb1 0x10
  5511. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIOb1 0x20
  5512. #define ATOM_S6_ACC_REQ_CRT1b2 0x01
  5513. #define ATOM_S6_ACC_REQ_LCD1b2 0x02
  5514. #define ATOM_S6_ACC_REQ_TV1b2 0x04
  5515. #define ATOM_S6_ACC_REQ_DFP1b2 0x08
  5516. #define ATOM_S6_ACC_REQ_CRT2b2 0x10
  5517. #define ATOM_S6_ACC_REQ_LCD2b2 0x20
  5518. #define ATOM_S6_ACC_REQ_DFP6b2 0x40
  5519. #define ATOM_S6_ACC_REQ_DFP2b2 0x80
  5520. #define ATOM_S6_ACC_REQ_CVb3 0x01
  5521. #define ATOM_S6_ACC_REQ_DFP3b3 0x02
  5522. #define ATOM_S6_ACC_REQ_DFP4b3 0x04
  5523. #define ATOM_S6_ACC_REQ_DFP5b3 0x08
  5524. #define ATOM_S6_ACC_REQ_DEVICEw1 ATOM_S5_DOS_REQ_DEVICEw0
  5525. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGEb3 0x10
  5526. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCHb3 0x20
  5527. #define ATOM_S6_VRI_BRIGHTNESS_CHANGEb3 0x40
  5528. #define ATOM_S6_CONFIG_DISPLAY_CHANGEb3 0x80
  5529. #define ATOM_S6_DEVICE_CHANGE_SHIFT 0
  5530. #define ATOM_S6_SCALER_CHANGE_SHIFT 1
  5531. #define ATOM_S6_LID_CHANGE_SHIFT 2
  5532. #define ATOM_S6_DOCKING_CHANGE_SHIFT 3
  5533. #define ATOM_S6_ACC_MODE_SHIFT 4
  5534. #define ATOM_S6_EXT_DESKTOP_MODE_SHIFT 5
  5535. #define ATOM_S6_LID_STATE_SHIFT 6
  5536. #define ATOM_S6_DOCK_STATE_SHIFT 7
  5537. #define ATOM_S6_CRITICAL_STATE_SHIFT 8
  5538. #define ATOM_S6_HW_I2C_BUSY_STATE_SHIFT 9
  5539. #define ATOM_S6_THERMAL_STATE_CHANGE_SHIFT 10
  5540. #define ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT 11
  5541. #define ATOM_S6_REQ_SCALER_SHIFT 12
  5542. #define ATOM_S6_REQ_SCALER_ARATIO_SHIFT 13
  5543. #define ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT 14
  5544. #define ATOM_S6_I2C_STATE_CHANGE_SHIFT 15
  5545. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT 28
  5546. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH_SHIFT 29
  5547. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT 30
  5548. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT 31
  5549. // BIOS_7_SCRATCH Definition, BIOS_7_SCRATCH is used by Firmware only !!!!
  5550. #define ATOM_S7_DOS_MODE_TYPEb0 0x03
  5551. #define ATOM_S7_DOS_MODE_VGAb0 0x00
  5552. #define ATOM_S7_DOS_MODE_VESAb0 0x01
  5553. #define ATOM_S7_DOS_MODE_EXTb0 0x02
  5554. #define ATOM_S7_DOS_MODE_PIXEL_DEPTHb0 0x0C
  5555. #define ATOM_S7_DOS_MODE_PIXEL_FORMATb0 0xF0
  5556. #define ATOM_S7_DOS_8BIT_DAC_ENb1 0x01
  5557. #define ATOM_S7_ASIC_INIT_COMPLETEb1 0x02
  5558. #define ATOM_S7_ASIC_INIT_COMPLETE_MASK 0x00000200
  5559. #define ATOM_S7_DOS_MODE_NUMBERw1 0x0FFFF
  5560. #define ATOM_S7_DOS_8BIT_DAC_EN_SHIFT 8
  5561. // BIOS_8_SCRATCH Definition
  5562. #define ATOM_S8_I2C_CHANNEL_BUSY_MASK 0x00000FFFF
  5563. #define ATOM_S8_I2C_HW_ENGINE_BUSY_MASK 0x0FFFF0000
  5564. #define ATOM_S8_I2C_CHANNEL_BUSY_SHIFT 0
  5565. #define ATOM_S8_I2C_ENGINE_BUSY_SHIFT 16
  5566. // BIOS_9_SCRATCH Definition
  5567. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_MASK
  5568. #define ATOM_S9_I2C_CHANNEL_COMPLETED_MASK 0x0000FFFF
  5569. #endif
  5570. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_MASK
  5571. #define ATOM_S9_I2C_CHANNEL_ABORTED_MASK 0xFFFF0000
  5572. #endif
  5573. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT
  5574. #define ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT 0
  5575. #endif
  5576. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT
  5577. #define ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT 16
  5578. #endif
  5579. #define ATOM_FLAG_SET 0x20
  5580. #define ATOM_FLAG_CLEAR 0
  5581. #define CLEAR_ATOM_S6_ACC_MODE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_ACC_MODE_SHIFT | ATOM_FLAG_CLEAR)
  5582. #define SET_ATOM_S6_DEVICE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DEVICE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5583. #define SET_ATOM_S6_VRI_BRIGHTNESS_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT | ATOM_FLAG_SET)
  5584. #define SET_ATOM_S6_SCALER_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SCALER_CHANGE_SHIFT | ATOM_FLAG_SET)
  5585. #define SET_ATOM_S6_LID_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_CHANGE_SHIFT | ATOM_FLAG_SET)
  5586. #define SET_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_SET)
  5587. #define CLEAR_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5588. #define SET_ATOM_S6_DOCK_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCKING_CHANGE_SHIFT | ATOM_FLAG_SET)
  5589. #define SET_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_SET)
  5590. #define CLEAR_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5591. #define SET_ATOM_S6_THERMAL_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_THERMAL_STATE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5592. #define SET_ATOM_S6_SYSTEM_POWER_MODE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5593. #define SET_ATOM_S6_INTERRUPT_SET_BY_BIOS ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT | ATOM_FLAG_SET)
  5594. #define SET_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_SET)
  5595. #define CLEAR_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5596. #define SET_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_SET)
  5597. #define CLEAR_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_CLEAR )
  5598. #define SET_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_SET )
  5599. #define CLEAR_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_CLEAR )
  5600. #define SET_ATOM_S6_I2C_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_I2C_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  5601. #define SET_ATOM_S6_DISPLAY_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  5602. #define SET_ATOM_S6_DEVICE_RECONFIG ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT | ATOM_FLAG_SET)
  5603. #define CLEAR_ATOM_S0_LCD1 ((ATOM_DEVICE_CONNECT_INFO_DEF << 8 )| ATOM_S0_LCD1_SHIFT | ATOM_FLAG_CLEAR )
  5604. #define SET_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_SET )
  5605. #define CLEAR_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_CLEAR )
  5606. /****************************************************************************/
  5607. //Portion II: Definitinos only used in Driver
  5608. /****************************************************************************/
  5609. // Macros used by driver
  5610. #ifdef __cplusplus
  5611. #define GetIndexIntoMasterTable(MasterOrData, FieldName) ((reinterpret_cast<char*>(&(static_cast<ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*>(0))->FieldName)-static_cast<char*>(0))/sizeof(USHORT))
  5612. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableFormatRevision )&0x3F)
  5613. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableContentRevision)&0x3F)
  5614. #else // not __cplusplus
  5615. #define GetIndexIntoMasterTable(MasterOrData, FieldName) (((char*)(&((ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*)0)->FieldName)-(char*)0)/sizeof(USHORT))
  5616. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableFormatRevision)&0x3F)
  5617. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableContentRevision)&0x3F)
  5618. #endif // __cplusplus
  5619. #define GET_DATA_TABLE_MAJOR_REVISION GET_COMMAND_TABLE_COMMANDSET_REVISION
  5620. #define GET_DATA_TABLE_MINOR_REVISION GET_COMMAND_TABLE_PARAMETER_REVISION
  5621. /****************************************************************************/
  5622. //Portion III: Definitinos only used in VBIOS
  5623. /****************************************************************************/
  5624. #define ATOM_DAC_SRC 0x80
  5625. #define ATOM_SRC_DAC1 0
  5626. #define ATOM_SRC_DAC2 0x80
  5627. typedef struct _MEMORY_PLLINIT_PARAMETERS
  5628. {
  5629. ULONG ulTargetMemoryClock; //In 10Khz unit
  5630. UCHAR ucAction; //not define yet
  5631. UCHAR ucFbDiv_Hi; //Fbdiv Hi byte
  5632. UCHAR ucFbDiv; //FB value
  5633. UCHAR ucPostDiv; //Post div
  5634. }MEMORY_PLLINIT_PARAMETERS;
  5635. #define MEMORY_PLLINIT_PS_ALLOCATION MEMORY_PLLINIT_PARAMETERS
  5636. #define GPIO_PIN_WRITE 0x01
  5637. #define GPIO_PIN_READ 0x00
  5638. typedef struct _GPIO_PIN_CONTROL_PARAMETERS
  5639. {
  5640. UCHAR ucGPIO_ID; //return value, read from GPIO pins
  5641. UCHAR ucGPIOBitShift; //define which bit in uGPIOBitVal need to be update
  5642. UCHAR ucGPIOBitVal; //Set/Reset corresponding bit defined in ucGPIOBitMask
  5643. UCHAR ucAction; //=GPIO_PIN_WRITE: Read; =GPIO_PIN_READ: Write
  5644. }GPIO_PIN_CONTROL_PARAMETERS;
  5645. typedef struct _ENABLE_SCALER_PARAMETERS
  5646. {
  5647. UCHAR ucScaler; // ATOM_SCALER1, ATOM_SCALER2
  5648. UCHAR ucEnable; // ATOM_SCALER_DISABLE or ATOM_SCALER_CENTER or ATOM_SCALER_EXPANSION
  5649. UCHAR ucTVStandard; //
  5650. UCHAR ucPadding[1];
  5651. }ENABLE_SCALER_PARAMETERS;
  5652. #define ENABLE_SCALER_PS_ALLOCATION ENABLE_SCALER_PARAMETERS
  5653. //ucEnable:
  5654. #define SCALER_BYPASS_AUTO_CENTER_NO_REPLICATION 0
  5655. #define SCALER_BYPASS_AUTO_CENTER_AUTO_REPLICATION 1
  5656. #define SCALER_ENABLE_2TAP_ALPHA_MODE 2
  5657. #define SCALER_ENABLE_MULTITAP_MODE 3
  5658. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS
  5659. {
  5660. ULONG usHWIconHorzVertPosn; // Hardware Icon Vertical position
  5661. UCHAR ucHWIconVertOffset; // Hardware Icon Vertical offset
  5662. UCHAR ucHWIconHorzOffset; // Hardware Icon Horizontal offset
  5663. UCHAR ucSelection; // ATOM_CURSOR1 or ATOM_ICON1 or ATOM_CURSOR2 or ATOM_ICON2
  5664. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5665. }ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS;
  5666. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION
  5667. {
  5668. ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS sEnableIcon;
  5669. ENABLE_CRTC_PARAMETERS sReserved;
  5670. }ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION;
  5671. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS
  5672. {
  5673. USHORT usHight; // Image Hight
  5674. USHORT usWidth; // Image Width
  5675. UCHAR ucSurface; // Surface 1 or 2
  5676. UCHAR ucPadding[3];
  5677. }ENABLE_GRAPH_SURFACE_PARAMETERS;
  5678. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2
  5679. {
  5680. USHORT usHight; // Image Hight
  5681. USHORT usWidth; // Image Width
  5682. UCHAR ucSurface; // Surface 1 or 2
  5683. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5684. UCHAR ucPadding[2];
  5685. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2;
  5686. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3
  5687. {
  5688. USHORT usHight; // Image Hight
  5689. USHORT usWidth; // Image Width
  5690. UCHAR ucSurface; // Surface 1 or 2
  5691. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5692. USHORT usDeviceId; // Active Device Id for this surface. If no device, set to 0.
  5693. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3;
  5694. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4
  5695. {
  5696. USHORT usHight; // Image Hight
  5697. USHORT usWidth; // Image Width
  5698. USHORT usGraphPitch;
  5699. UCHAR ucColorDepth;
  5700. UCHAR ucPixelFormat;
  5701. UCHAR ucSurface; // Surface 1 or 2
  5702. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5703. UCHAR ucModeType;
  5704. UCHAR ucReserved;
  5705. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4;
  5706. // ucEnable
  5707. #define ATOM_GRAPH_CONTROL_SET_PITCH 0x0f
  5708. #define ATOM_GRAPH_CONTROL_SET_DISP_START 0x10
  5709. typedef struct _ENABLE_GRAPH_SURFACE_PS_ALLOCATION
  5710. {
  5711. ENABLE_GRAPH_SURFACE_PARAMETERS sSetSurface;
  5712. ENABLE_YUV_PS_ALLOCATION sReserved; // Don't set this one
  5713. }ENABLE_GRAPH_SURFACE_PS_ALLOCATION;
  5714. typedef struct _MEMORY_CLEAN_UP_PARAMETERS
  5715. {
  5716. USHORT usMemoryStart; //in 8Kb boundry, offset from memory base address
  5717. USHORT usMemorySize; //8Kb blocks aligned
  5718. }MEMORY_CLEAN_UP_PARAMETERS;
  5719. #define MEMORY_CLEAN_UP_PS_ALLOCATION MEMORY_CLEAN_UP_PARAMETERS
  5720. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS
  5721. {
  5722. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  5723. USHORT usY_Size;
  5724. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS;
  5725. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2
  5726. {
  5727. union{
  5728. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  5729. USHORT usSurface;
  5730. };
  5731. USHORT usY_Size;
  5732. USHORT usDispXStart;
  5733. USHORT usDispYStart;
  5734. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2;
  5735. typedef struct _PALETTE_DATA_CONTROL_PARAMETERS_V3
  5736. {
  5737. UCHAR ucLutId;
  5738. UCHAR ucAction;
  5739. USHORT usLutStartIndex;
  5740. USHORT usLutLength;
  5741. USHORT usLutOffsetInVram;
  5742. }PALETTE_DATA_CONTROL_PARAMETERS_V3;
  5743. // ucAction:
  5744. #define PALETTE_DATA_AUTO_FILL 1
  5745. #define PALETTE_DATA_READ 2
  5746. #define PALETTE_DATA_WRITE 3
  5747. typedef struct _INTERRUPT_SERVICE_PARAMETERS_V2
  5748. {
  5749. UCHAR ucInterruptId;
  5750. UCHAR ucServiceId;
  5751. UCHAR ucStatus;
  5752. UCHAR ucReserved;
  5753. }INTERRUPT_SERVICE_PARAMETER_V2;
  5754. // ucInterruptId
  5755. #define HDP1_INTERRUPT_ID 1
  5756. #define HDP2_INTERRUPT_ID 2
  5757. #define HDP3_INTERRUPT_ID 3
  5758. #define HDP4_INTERRUPT_ID 4
  5759. #define HDP5_INTERRUPT_ID 5
  5760. #define HDP6_INTERRUPT_ID 6
  5761. #define SW_INTERRUPT_ID 11
  5762. // ucAction
  5763. #define INTERRUPT_SERVICE_GEN_SW_INT 1
  5764. #define INTERRUPT_SERVICE_GET_STATUS 2
  5765. // ucStatus
  5766. #define INTERRUPT_STATUS__INT_TRIGGER 1
  5767. #define INTERRUPT_STATUS__HPD_HIGH 2
  5768. typedef struct _EFUSE_INPUT_PARAMETER
  5769. {
  5770. USHORT usEfuseIndex;
  5771. UCHAR ucBitShift;
  5772. UCHAR ucBitLength;
  5773. }EFUSE_INPUT_PARAMETER;
  5774. // ReadEfuseValue command table input/output parameter
  5775. typedef union _READ_EFUSE_VALUE_PARAMETER
  5776. {
  5777. EFUSE_INPUT_PARAMETER sEfuse;
  5778. ULONG ulEfuseValue;
  5779. }READ_EFUSE_VALUE_PARAMETER;
  5780. typedef struct _INDIRECT_IO_ACCESS
  5781. {
  5782. ATOM_COMMON_TABLE_HEADER sHeader;
  5783. UCHAR IOAccessSequence[256];
  5784. } INDIRECT_IO_ACCESS;
  5785. #define INDIRECT_READ 0x00
  5786. #define INDIRECT_WRITE 0x80
  5787. #define INDIRECT_IO_MM 0
  5788. #define INDIRECT_IO_PLL 1
  5789. #define INDIRECT_IO_MC 2
  5790. #define INDIRECT_IO_PCIE 3
  5791. #define INDIRECT_IO_PCIEP 4
  5792. #define INDIRECT_IO_NBMISC 5
  5793. #define INDIRECT_IO_SMU 5
  5794. #define INDIRECT_IO_PLL_READ INDIRECT_IO_PLL | INDIRECT_READ
  5795. #define INDIRECT_IO_PLL_WRITE INDIRECT_IO_PLL | INDIRECT_WRITE
  5796. #define INDIRECT_IO_MC_READ INDIRECT_IO_MC | INDIRECT_READ
  5797. #define INDIRECT_IO_MC_WRITE INDIRECT_IO_MC | INDIRECT_WRITE
  5798. #define INDIRECT_IO_PCIE_READ INDIRECT_IO_PCIE | INDIRECT_READ
  5799. #define INDIRECT_IO_PCIE_WRITE INDIRECT_IO_PCIE | INDIRECT_WRITE
  5800. #define INDIRECT_IO_PCIEP_READ INDIRECT_IO_PCIEP | INDIRECT_READ
  5801. #define INDIRECT_IO_PCIEP_WRITE INDIRECT_IO_PCIEP | INDIRECT_WRITE
  5802. #define INDIRECT_IO_NBMISC_READ INDIRECT_IO_NBMISC | INDIRECT_READ
  5803. #define INDIRECT_IO_NBMISC_WRITE INDIRECT_IO_NBMISC | INDIRECT_WRITE
  5804. #define INDIRECT_IO_SMU_READ INDIRECT_IO_SMU | INDIRECT_READ
  5805. #define INDIRECT_IO_SMU_WRITE INDIRECT_IO_SMU | INDIRECT_WRITE
  5806. typedef struct _ATOM_OEM_INFO
  5807. {
  5808. ATOM_COMMON_TABLE_HEADER sHeader;
  5809. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  5810. }ATOM_OEM_INFO;
  5811. typedef struct _ATOM_TV_MODE
  5812. {
  5813. UCHAR ucVMode_Num; //Video mode number
  5814. UCHAR ucTV_Mode_Num; //Internal TV mode number
  5815. }ATOM_TV_MODE;
  5816. typedef struct _ATOM_BIOS_INT_TVSTD_MODE
  5817. {
  5818. ATOM_COMMON_TABLE_HEADER sHeader;
  5819. USHORT usTV_Mode_LUT_Offset; // Pointer to standard to internal number conversion table
  5820. USHORT usTV_FIFO_Offset; // Pointer to FIFO entry table
  5821. USHORT usNTSC_Tbl_Offset; // Pointer to SDTV_Mode_NTSC table
  5822. USHORT usPAL_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  5823. USHORT usCV_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  5824. }ATOM_BIOS_INT_TVSTD_MODE;
  5825. typedef struct _ATOM_TV_MODE_SCALER_PTR
  5826. {
  5827. USHORT ucFilter0_Offset; //Pointer to filter format 0 coefficients
  5828. USHORT usFilter1_Offset; //Pointer to filter format 0 coefficients
  5829. UCHAR ucTV_Mode_Num;
  5830. }ATOM_TV_MODE_SCALER_PTR;
  5831. typedef struct _ATOM_STANDARD_VESA_TIMING
  5832. {
  5833. ATOM_COMMON_TABLE_HEADER sHeader;
  5834. ATOM_DTD_FORMAT aModeTimings[16]; // 16 is not the real array number, just for initial allocation
  5835. }ATOM_STANDARD_VESA_TIMING;
  5836. typedef struct _ATOM_STD_FORMAT
  5837. {
  5838. USHORT usSTD_HDisp;
  5839. USHORT usSTD_VDisp;
  5840. USHORT usSTD_RefreshRate;
  5841. USHORT usReserved;
  5842. }ATOM_STD_FORMAT;
  5843. typedef struct _ATOM_VESA_TO_EXTENDED_MODE
  5844. {
  5845. USHORT usVESA_ModeNumber;
  5846. USHORT usExtendedModeNumber;
  5847. }ATOM_VESA_TO_EXTENDED_MODE;
  5848. typedef struct _ATOM_VESA_TO_INTENAL_MODE_LUT
  5849. {
  5850. ATOM_COMMON_TABLE_HEADER sHeader;
  5851. ATOM_VESA_TO_EXTENDED_MODE asVESA_ToExtendedModeInfo[76];
  5852. }ATOM_VESA_TO_INTENAL_MODE_LUT;
  5853. /*************** ATOM Memory Related Data Structure ***********************/
  5854. typedef struct _ATOM_MEMORY_VENDOR_BLOCK{
  5855. UCHAR ucMemoryType;
  5856. UCHAR ucMemoryVendor;
  5857. UCHAR ucAdjMCId;
  5858. UCHAR ucDynClkId;
  5859. ULONG ulDllResetClkRange;
  5860. }ATOM_MEMORY_VENDOR_BLOCK;
  5861. typedef struct _ATOM_MEMORY_SETTING_ID_CONFIG{
  5862. #if ATOM_BIG_ENDIAN
  5863. ULONG ucMemBlkId:8;
  5864. ULONG ulMemClockRange:24;
  5865. #else
  5866. ULONG ulMemClockRange:24;
  5867. ULONG ucMemBlkId:8;
  5868. #endif
  5869. }ATOM_MEMORY_SETTING_ID_CONFIG;
  5870. typedef union _ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS
  5871. {
  5872. ATOM_MEMORY_SETTING_ID_CONFIG slAccess;
  5873. ULONG ulAccess;
  5874. }ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS;
  5875. typedef struct _ATOM_MEMORY_SETTING_DATA_BLOCK{
  5876. ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS ulMemoryID;
  5877. ULONG aulMemData[1];
  5878. }ATOM_MEMORY_SETTING_DATA_BLOCK;
  5879. typedef struct _ATOM_INIT_REG_INDEX_FORMAT{
  5880. USHORT usRegIndex; // MC register index
  5881. UCHAR ucPreRegDataLength; // offset in ATOM_INIT_REG_DATA_BLOCK.saRegDataBuf
  5882. }ATOM_INIT_REG_INDEX_FORMAT;
  5883. typedef struct _ATOM_INIT_REG_BLOCK{
  5884. USHORT usRegIndexTblSize; //size of asRegIndexBuf
  5885. USHORT usRegDataBlkSize; //size of ATOM_MEMORY_SETTING_DATA_BLOCK
  5886. ATOM_INIT_REG_INDEX_FORMAT asRegIndexBuf[1];
  5887. ATOM_MEMORY_SETTING_DATA_BLOCK asRegDataBuf[1];
  5888. }ATOM_INIT_REG_BLOCK;
  5889. #define END_OF_REG_INDEX_BLOCK 0x0ffff
  5890. #define END_OF_REG_DATA_BLOCK 0x00000000
  5891. #define ATOM_INIT_REG_MASK_FLAG 0x80 //Not used in BIOS
  5892. #define CLOCK_RANGE_HIGHEST 0x00ffffff
  5893. #define VALUE_DWORD SIZEOF ULONG
  5894. #define VALUE_SAME_AS_ABOVE 0
  5895. #define VALUE_MASK_DWORD 0x84
  5896. #define INDEX_ACCESS_RANGE_BEGIN (VALUE_DWORD + 1)
  5897. #define INDEX_ACCESS_RANGE_END (INDEX_ACCESS_RANGE_BEGIN + 1)
  5898. #define VALUE_INDEX_ACCESS_SINGLE (INDEX_ACCESS_RANGE_END + 1)
  5899. //#define ACCESS_MCIODEBUGIND 0x40 //defined in BIOS code
  5900. #define ACCESS_PLACEHOLDER 0x80
  5901. typedef struct _ATOM_MC_INIT_PARAM_TABLE
  5902. {
  5903. ATOM_COMMON_TABLE_HEADER sHeader;
  5904. USHORT usAdjustARB_SEQDataOffset;
  5905. USHORT usMCInitMemTypeTblOffset;
  5906. USHORT usMCInitCommonTblOffset;
  5907. USHORT usMCInitPowerDownTblOffset;
  5908. ULONG ulARB_SEQDataBuf[32];
  5909. ATOM_INIT_REG_BLOCK asMCInitMemType;
  5910. ATOM_INIT_REG_BLOCK asMCInitCommon;
  5911. }ATOM_MC_INIT_PARAM_TABLE;
  5912. typedef struct _ATOM_REG_INIT_SETTING
  5913. {
  5914. USHORT usRegIndex;
  5915. ULONG ulRegValue;
  5916. }ATOM_REG_INIT_SETTING;
  5917. typedef struct _ATOM_MC_INIT_PARAM_TABLE_V2_1
  5918. {
  5919. ATOM_COMMON_TABLE_HEADER sHeader;
  5920. ULONG ulMCUcodeVersion;
  5921. ULONG ulMCUcodeRomStartAddr;
  5922. ULONG ulMCUcodeLength;
  5923. USHORT usMcRegInitTableOffset; // offset of ATOM_REG_INIT_SETTING array for MC core register settings.
  5924. USHORT usReserved; // offset of ATOM_INIT_REG_BLOCK for MC SEQ/PHY register setting
  5925. }ATOM_MC_INIT_PARAM_TABLE_V2_1;
  5926. #define _4Mx16 0x2
  5927. #define _4Mx32 0x3
  5928. #define _8Mx16 0x12
  5929. #define _8Mx32 0x13
  5930. #define _8Mx128 0x15
  5931. #define _16Mx16 0x22
  5932. #define _16Mx32 0x23
  5933. #define _16Mx128 0x25
  5934. #define _32Mx16 0x32
  5935. #define _32Mx32 0x33
  5936. #define _32Mx128 0x35
  5937. #define _64Mx32 0x43
  5938. #define _64Mx8 0x41
  5939. #define _64Mx16 0x42
  5940. #define _128Mx8 0x51
  5941. #define _128Mx16 0x52
  5942. #define _128Mx32 0x53
  5943. #define _256Mx8 0x61
  5944. #define _256Mx16 0x62
  5945. #define _512Mx8 0x71
  5946. #define SAMSUNG 0x1
  5947. #define INFINEON 0x2
  5948. #define ELPIDA 0x3
  5949. #define ETRON 0x4
  5950. #define NANYA 0x5
  5951. #define HYNIX 0x6
  5952. #define MOSEL 0x7
  5953. #define WINBOND 0x8
  5954. #define ESMT 0x9
  5955. #define MICRON 0xF
  5956. #define QIMONDA INFINEON
  5957. #define PROMOS MOSEL
  5958. #define KRETON INFINEON
  5959. #define ELIXIR NANYA
  5960. #define MEZZA ELPIDA
  5961. /////////////Support for GDDR5 MC uCode to reside in upper 64K of ROM/////////////
  5962. #define UCODE_ROM_START_ADDRESS 0x1b800
  5963. #define UCODE_SIGNATURE 0x4375434d // 'MCuC' - MC uCode
  5964. //uCode block header for reference
  5965. typedef struct _MCuCodeHeader
  5966. {
  5967. ULONG ulSignature;
  5968. UCHAR ucRevision;
  5969. UCHAR ucChecksum;
  5970. UCHAR ucReserved1;
  5971. UCHAR ucReserved2;
  5972. USHORT usParametersLength;
  5973. USHORT usUCodeLength;
  5974. USHORT usReserved1;
  5975. USHORT usReserved2;
  5976. } MCuCodeHeader;
  5977. //////////////////////////////////////////////////////////////////////////////////
  5978. #define ATOM_MAX_NUMBER_OF_VRAM_MODULE 16
  5979. #define ATOM_VRAM_MODULE_MEMORY_VENDOR_ID_MASK 0xF
  5980. typedef struct _ATOM_VRAM_MODULE_V1
  5981. {
  5982. ULONG ulReserved;
  5983. USHORT usEMRSValue;
  5984. USHORT usMRSValue;
  5985. USHORT usReserved;
  5986. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  5987. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] reserved;
  5988. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender
  5989. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  5990. UCHAR ucRow; // Number of Row,in power of 2;
  5991. UCHAR ucColumn; // Number of Column,in power of 2;
  5992. UCHAR ucBank; // Nunber of Bank;
  5993. UCHAR ucRank; // Number of Rank, in power of 2
  5994. UCHAR ucChannelNum; // Number of channel;
  5995. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  5996. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  5997. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  5998. UCHAR ucReserved[2];
  5999. }ATOM_VRAM_MODULE_V1;
  6000. typedef struct _ATOM_VRAM_MODULE_V2
  6001. {
  6002. ULONG ulReserved;
  6003. ULONG ulFlags; // To enable/disable functionalities based on memory type
  6004. ULONG ulEngineClock; // Override of default engine clock for particular memory type
  6005. ULONG ulMemoryClock; // Override of default memory clock for particular memory type
  6006. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6007. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6008. USHORT usEMRSValue;
  6009. USHORT usMRSValue;
  6010. USHORT usReserved;
  6011. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6012. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  6013. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  6014. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  6015. UCHAR ucRow; // Number of Row,in power of 2;
  6016. UCHAR ucColumn; // Number of Column,in power of 2;
  6017. UCHAR ucBank; // Nunber of Bank;
  6018. UCHAR ucRank; // Number of Rank, in power of 2
  6019. UCHAR ucChannelNum; // Number of channel;
  6020. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  6021. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  6022. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  6023. UCHAR ucRefreshRateFactor;
  6024. UCHAR ucReserved[3];
  6025. }ATOM_VRAM_MODULE_V2;
  6026. typedef struct _ATOM_MEMORY_TIMING_FORMAT
  6027. {
  6028. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6029. union{
  6030. USHORT usMRS; // mode register
  6031. USHORT usDDR3_MR0;
  6032. };
  6033. union{
  6034. USHORT usEMRS; // extended mode register
  6035. USHORT usDDR3_MR1;
  6036. };
  6037. UCHAR ucCL; // CAS latency
  6038. UCHAR ucWL; // WRITE Latency
  6039. UCHAR uctRAS; // tRAS
  6040. UCHAR uctRC; // tRC
  6041. UCHAR uctRFC; // tRFC
  6042. UCHAR uctRCDR; // tRCDR
  6043. UCHAR uctRCDW; // tRCDW
  6044. UCHAR uctRP; // tRP
  6045. UCHAR uctRRD; // tRRD
  6046. UCHAR uctWR; // tWR
  6047. UCHAR uctWTR; // tWTR
  6048. UCHAR uctPDIX; // tPDIX
  6049. UCHAR uctFAW; // tFAW
  6050. UCHAR uctAOND; // tAOND
  6051. union
  6052. {
  6053. struct {
  6054. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6055. UCHAR ucReserved;
  6056. };
  6057. USHORT usDDR3_MR2;
  6058. };
  6059. }ATOM_MEMORY_TIMING_FORMAT;
  6060. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V1
  6061. {
  6062. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6063. USHORT usMRS; // mode register
  6064. USHORT usEMRS; // extended mode register
  6065. UCHAR ucCL; // CAS latency
  6066. UCHAR ucWL; // WRITE Latency
  6067. UCHAR uctRAS; // tRAS
  6068. UCHAR uctRC; // tRC
  6069. UCHAR uctRFC; // tRFC
  6070. UCHAR uctRCDR; // tRCDR
  6071. UCHAR uctRCDW; // tRCDW
  6072. UCHAR uctRP; // tRP
  6073. UCHAR uctRRD; // tRRD
  6074. UCHAR uctWR; // tWR
  6075. UCHAR uctWTR; // tWTR
  6076. UCHAR uctPDIX; // tPDIX
  6077. UCHAR uctFAW; // tFAW
  6078. UCHAR uctAOND; // tAOND
  6079. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6080. ////////////////////////////////////GDDR parameters///////////////////////////////////
  6081. UCHAR uctCCDL; //
  6082. UCHAR uctCRCRL; //
  6083. UCHAR uctCRCWL; //
  6084. UCHAR uctCKE; //
  6085. UCHAR uctCKRSE; //
  6086. UCHAR uctCKRSX; //
  6087. UCHAR uctFAW32; //
  6088. UCHAR ucMR5lo; //
  6089. UCHAR ucMR5hi; //
  6090. UCHAR ucTerminator;
  6091. }ATOM_MEMORY_TIMING_FORMAT_V1;
  6092. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V2
  6093. {
  6094. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6095. USHORT usMRS; // mode register
  6096. USHORT usEMRS; // extended mode register
  6097. UCHAR ucCL; // CAS latency
  6098. UCHAR ucWL; // WRITE Latency
  6099. UCHAR uctRAS; // tRAS
  6100. UCHAR uctRC; // tRC
  6101. UCHAR uctRFC; // tRFC
  6102. UCHAR uctRCDR; // tRCDR
  6103. UCHAR uctRCDW; // tRCDW
  6104. UCHAR uctRP; // tRP
  6105. UCHAR uctRRD; // tRRD
  6106. UCHAR uctWR; // tWR
  6107. UCHAR uctWTR; // tWTR
  6108. UCHAR uctPDIX; // tPDIX
  6109. UCHAR uctFAW; // tFAW
  6110. UCHAR uctAOND; // tAOND
  6111. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6112. ////////////////////////////////////GDDR parameters///////////////////////////////////
  6113. UCHAR uctCCDL; //
  6114. UCHAR uctCRCRL; //
  6115. UCHAR uctCRCWL; //
  6116. UCHAR uctCKE; //
  6117. UCHAR uctCKRSE; //
  6118. UCHAR uctCKRSX; //
  6119. UCHAR uctFAW32; //
  6120. UCHAR ucMR4lo; //
  6121. UCHAR ucMR4hi; //
  6122. UCHAR ucMR5lo; //
  6123. UCHAR ucMR5hi; //
  6124. UCHAR ucTerminator;
  6125. UCHAR ucReserved;
  6126. }ATOM_MEMORY_TIMING_FORMAT_V2;
  6127. typedef struct _ATOM_MEMORY_FORMAT
  6128. {
  6129. ULONG ulDllDisClock; // memory DLL will be disable when target memory clock is below this clock
  6130. union{
  6131. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6132. USHORT usDDR3_Reserved; // Not used for DDR3 memory
  6133. };
  6134. union{
  6135. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6136. USHORT usDDR3_MR3; // Used for DDR3 memory
  6137. };
  6138. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  6139. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  6140. UCHAR ucRow; // Number of Row,in power of 2;
  6141. UCHAR ucColumn; // Number of Column,in power of 2;
  6142. UCHAR ucBank; // Nunber of Bank;
  6143. UCHAR ucRank; // Number of Rank, in power of 2
  6144. UCHAR ucBurstSize; // burst size, 0= burst size=4 1= burst size=8
  6145. UCHAR ucDllDisBit; // position of DLL Enable/Disable bit in EMRS ( Extended Mode Register )
  6146. UCHAR ucRefreshRateFactor; // memory refresh rate in unit of ms
  6147. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6148. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6149. UCHAR ucMemAttrib; // Memory Device Addribute, like RDBI/WDBI etc
  6150. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5]; // Memory Timing block sort from lower clock to higher clock
  6151. }ATOM_MEMORY_FORMAT;
  6152. typedef struct _ATOM_VRAM_MODULE_V3
  6153. {
  6154. ULONG ulChannelMapCfg; // board dependent paramenter:Channel combination
  6155. USHORT usSize; // size of ATOM_VRAM_MODULE_V3
  6156. USHORT usDefaultMVDDQ; // board dependent parameter:Default Memory Core Voltage
  6157. USHORT usDefaultMVDDC; // board dependent parameter:Default Memory IO Voltage
  6158. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6159. UCHAR ucChannelNum; // board dependent parameter:Number of channel;
  6160. UCHAR ucChannelSize; // board dependent parameter:32bit or 64bit
  6161. UCHAR ucVREFI; // board dependnt parameter: EXT or INT +160mv to -140mv
  6162. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6163. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6164. ATOM_MEMORY_FORMAT asMemory; // describ all of video memory parameters from memory spec
  6165. }ATOM_VRAM_MODULE_V3;
  6166. //ATOM_VRAM_MODULE_V3.ucNPL_RT
  6167. #define NPL_RT_MASK 0x0f
  6168. #define BATTERY_ODT_MASK 0xc0
  6169. #define ATOM_VRAM_MODULE ATOM_VRAM_MODULE_V3
  6170. typedef struct _ATOM_VRAM_MODULE_V4
  6171. {
  6172. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6173. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6174. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6175. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6176. USHORT usReserved;
  6177. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6178. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6179. UCHAR ucChannelNum; // Number of channels present in this module config
  6180. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6181. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6182. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6183. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6184. UCHAR ucVREFI; // board dependent parameter
  6185. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6186. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6187. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6188. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6189. UCHAR ucReserved[3];
  6190. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6191. union{
  6192. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6193. USHORT usDDR3_Reserved;
  6194. };
  6195. union{
  6196. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6197. USHORT usDDR3_MR3; // Used for DDR3 memory
  6198. };
  6199. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6200. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6201. UCHAR ucReserved2[2];
  6202. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6203. }ATOM_VRAM_MODULE_V4;
  6204. #define VRAM_MODULE_V4_MISC_RANK_MASK 0x3
  6205. #define VRAM_MODULE_V4_MISC_DUAL_RANK 0x1
  6206. #define VRAM_MODULE_V4_MISC_BL_MASK 0x4
  6207. #define VRAM_MODULE_V4_MISC_BL8 0x4
  6208. #define VRAM_MODULE_V4_MISC_DUAL_CS 0x10
  6209. typedef struct _ATOM_VRAM_MODULE_V5
  6210. {
  6211. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6212. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6213. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6214. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6215. USHORT usReserved;
  6216. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6217. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6218. UCHAR ucChannelNum; // Number of channels present in this module config
  6219. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6220. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6221. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6222. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6223. UCHAR ucVREFI; // board dependent parameter
  6224. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6225. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6226. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6227. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6228. UCHAR ucReserved[3];
  6229. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6230. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6231. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6232. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6233. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6234. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  6235. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6236. ATOM_MEMORY_TIMING_FORMAT_V1 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6237. }ATOM_VRAM_MODULE_V5;
  6238. typedef struct _ATOM_VRAM_MODULE_V6
  6239. {
  6240. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6241. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6242. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6243. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6244. USHORT usReserved;
  6245. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6246. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6247. UCHAR ucChannelNum; // Number of channels present in this module config
  6248. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6249. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6250. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6251. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6252. UCHAR ucVREFI; // board dependent parameter
  6253. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6254. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6255. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6256. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6257. UCHAR ucReserved[3];
  6258. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6259. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6260. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6261. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6262. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6263. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  6264. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6265. ATOM_MEMORY_TIMING_FORMAT_V2 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6266. }ATOM_VRAM_MODULE_V6;
  6267. typedef struct _ATOM_VRAM_MODULE_V7
  6268. {
  6269. // Design Specific Values
  6270. ULONG ulChannelMapCfg; // mmMC_SHARED_CHREMAP
  6271. USHORT usModuleSize; // Size of ATOM_VRAM_MODULE_V7
  6272. USHORT usPrivateReserved; // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6273. USHORT usEnableChannels; // bit vector which indicate which channels are enabled
  6274. UCHAR ucExtMemoryID; // Current memory module ID
  6275. UCHAR ucMemoryType; // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5
  6276. UCHAR ucChannelNum; // Number of mem. channels supported in this module
  6277. UCHAR ucChannelWidth; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  6278. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6279. UCHAR ucReserve; // In MC7x, the lower 4 bits are used as bit8-11 of memory size. In other MC code, it's not used.
  6280. UCHAR ucMisc; // RANK_OF_THISMEMORY etc.
  6281. UCHAR ucVREFI; // Not used.
  6282. UCHAR ucNPL_RT; // Round trip delay (MC_SEQ_CAS_TIMING [28:24]:TCL=CL+NPL_RT-2). Always 2.
  6283. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6284. UCHAR ucMemorySize; // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6285. USHORT usSEQSettingOffset;
  6286. UCHAR ucReserved;
  6287. // Memory Module specific values
  6288. USHORT usEMRS2Value; // EMRS2/MR2 Value.
  6289. USHORT usEMRS3Value; // EMRS3/MR3 Value.
  6290. UCHAR ucMemoryVenderID; // [7:4] Revision, [3:0] Vendor code
  6291. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6292. UCHAR ucFIFODepth; // FIFO depth can be detected during vendor detection, here is hardcoded per memory
  6293. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6294. char strMemPNString[20]; // part number end with '0'.
  6295. }ATOM_VRAM_MODULE_V7;
  6296. typedef struct _ATOM_VRAM_MODULE_V8
  6297. {
  6298. // Design Specific Values
  6299. ULONG ulChannelMapCfg; // mmMC_SHARED_CHREMAP
  6300. USHORT usModuleSize; // Size of ATOM_VRAM_MODULE_V7
  6301. USHORT usMcRamCfg; // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6302. USHORT usEnableChannels; // bit vector which indicate which channels are enabled
  6303. UCHAR ucExtMemoryID; // Current memory module ID
  6304. UCHAR ucMemoryType; // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5
  6305. UCHAR ucChannelNum; // Number of mem. channels supported in this module
  6306. UCHAR ucChannelWidth; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  6307. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6308. UCHAR ucBankCol; // bit[3:2]= BANK ( =2:16bank, =1:8bank, =0:4bank ) bit[1:0]=Col ( =2: 10 bit, =1:9bit, =0:8bit )
  6309. UCHAR ucMisc; // RANK_OF_THISMEMORY etc.
  6310. UCHAR ucVREFI; // Not used.
  6311. USHORT usReserved; // Not used
  6312. USHORT usMemorySize; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  6313. UCHAR ucMcTunningSetId; // MC phy registers set per.
  6314. UCHAR ucRowNum;
  6315. // Memory Module specific values
  6316. USHORT usEMRS2Value; // EMRS2/MR2 Value.
  6317. USHORT usEMRS3Value; // EMRS3/MR3 Value.
  6318. UCHAR ucMemoryVenderID; // [7:4] Revision, [3:0] Vendor code
  6319. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6320. UCHAR ucFIFODepth; // FIFO depth can be detected during vendor detection, here is hardcoded per memory
  6321. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6322. ULONG ulChannelMapCfg1; // channel mapping for channel8~15
  6323. ULONG ulBankMapCfg;
  6324. ULONG ulReserved;
  6325. char strMemPNString[20]; // part number end with '0'.
  6326. }ATOM_VRAM_MODULE_V8;
  6327. typedef struct _ATOM_VRAM_INFO_V2
  6328. {
  6329. ATOM_COMMON_TABLE_HEADER sHeader;
  6330. UCHAR ucNumOfVRAMModule;
  6331. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6332. }ATOM_VRAM_INFO_V2;
  6333. typedef struct _ATOM_VRAM_INFO_V3
  6334. {
  6335. ATOM_COMMON_TABLE_HEADER sHeader;
  6336. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6337. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6338. USHORT usRerseved;
  6339. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  6340. UCHAR ucNumOfVRAMModule;
  6341. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6342. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  6343. }ATOM_VRAM_INFO_V3;
  6344. #define ATOM_VRAM_INFO_LAST ATOM_VRAM_INFO_V3
  6345. typedef struct _ATOM_VRAM_INFO_V4
  6346. {
  6347. ATOM_COMMON_TABLE_HEADER sHeader;
  6348. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6349. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6350. USHORT usRerseved;
  6351. UCHAR ucMemDQ7_0ByteRemap; // DQ line byte remap, =0: Memory Data line BYTE0, =1: BYTE1, =2: BYTE2, =3: BYTE3
  6352. ULONG ulMemDQ7_0BitRemap; // each DQ line ( 7~0) use 3bits, like: DQ0=Bit[2:0], DQ1:[5:3], ... DQ7:[23:21]
  6353. UCHAR ucReservde[4];
  6354. UCHAR ucNumOfVRAMModule;
  6355. ATOM_VRAM_MODULE_V4 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6356. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  6357. }ATOM_VRAM_INFO_V4;
  6358. typedef struct _ATOM_VRAM_INFO_HEADER_V2_1
  6359. {
  6360. ATOM_COMMON_TABLE_HEADER sHeader;
  6361. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6362. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6363. USHORT usPerBytePresetOffset; // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings
  6364. USHORT usReserved[3];
  6365. UCHAR ucNumOfVRAMModule; // indicate number of VRAM module
  6366. UCHAR ucMemoryClkPatchTblVer; // version of memory AC timing register list
  6367. UCHAR ucVramModuleVer; // indicate ATOM_VRAM_MODUE version
  6368. UCHAR ucReserved;
  6369. ATOM_VRAM_MODULE_V7 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6370. }ATOM_VRAM_INFO_HEADER_V2_1;
  6371. typedef struct _ATOM_VRAM_INFO_HEADER_V2_2
  6372. {
  6373. ATOM_COMMON_TABLE_HEADER sHeader;
  6374. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6375. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6376. USHORT usMcAdjustPerTileTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings
  6377. USHORT usMcPhyInitTableOffset; // offset of ATOM_INIT_REG_BLOCK structure for MC phy init set
  6378. USHORT usDramDataRemapTblOffset; // offset of ATOM_DRAM_DATA_REMAP array to indicate DRAM data lane to GPU mapping
  6379. USHORT usReserved1;
  6380. UCHAR ucNumOfVRAMModule; // indicate number of VRAM module
  6381. UCHAR ucMemoryClkPatchTblVer; // version of memory AC timing register list
  6382. UCHAR ucVramModuleVer; // indicate ATOM_VRAM_MODUE version
  6383. UCHAR ucMcPhyTileNum; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  6384. ATOM_VRAM_MODULE_V8 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6385. }ATOM_VRAM_INFO_HEADER_V2_2;
  6386. typedef struct _ATOM_DRAM_DATA_REMAP
  6387. {
  6388. UCHAR ucByteRemapCh0;
  6389. UCHAR ucByteRemapCh1;
  6390. ULONG ulByte0BitRemapCh0;
  6391. ULONG ulByte1BitRemapCh0;
  6392. ULONG ulByte2BitRemapCh0;
  6393. ULONG ulByte3BitRemapCh0;
  6394. ULONG ulByte0BitRemapCh1;
  6395. ULONG ulByte1BitRemapCh1;
  6396. ULONG ulByte2BitRemapCh1;
  6397. ULONG ulByte3BitRemapCh1;
  6398. }ATOM_DRAM_DATA_REMAP;
  6399. typedef struct _ATOM_VRAM_GPIO_DETECTION_INFO
  6400. {
  6401. ATOM_COMMON_TABLE_HEADER sHeader;
  6402. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  6403. }ATOM_VRAM_GPIO_DETECTION_INFO;
  6404. typedef struct _ATOM_MEMORY_TRAINING_INFO
  6405. {
  6406. ATOM_COMMON_TABLE_HEADER sHeader;
  6407. UCHAR ucTrainingLoop;
  6408. UCHAR ucReserved[3];
  6409. ATOM_INIT_REG_BLOCK asMemTrainingSetting;
  6410. }ATOM_MEMORY_TRAINING_INFO;
  6411. typedef struct SW_I2C_CNTL_DATA_PARAMETERS
  6412. {
  6413. UCHAR ucControl;
  6414. UCHAR ucData;
  6415. UCHAR ucSatus;
  6416. UCHAR ucTemp;
  6417. } SW_I2C_CNTL_DATA_PARAMETERS;
  6418. #define SW_I2C_CNTL_DATA_PS_ALLOCATION SW_I2C_CNTL_DATA_PARAMETERS
  6419. typedef struct _SW_I2C_IO_DATA_PARAMETERS
  6420. {
  6421. USHORT GPIO_Info;
  6422. UCHAR ucAct;
  6423. UCHAR ucData;
  6424. } SW_I2C_IO_DATA_PARAMETERS;
  6425. #define SW_I2C_IO_DATA_PS_ALLOCATION SW_I2C_IO_DATA_PARAMETERS
  6426. /****************************SW I2C CNTL DEFINITIONS**********************/
  6427. #define SW_I2C_IO_RESET 0
  6428. #define SW_I2C_IO_GET 1
  6429. #define SW_I2C_IO_DRIVE 2
  6430. #define SW_I2C_IO_SET 3
  6431. #define SW_I2C_IO_START 4
  6432. #define SW_I2C_IO_CLOCK 0
  6433. #define SW_I2C_IO_DATA 0x80
  6434. #define SW_I2C_IO_ZERO 0
  6435. #define SW_I2C_IO_ONE 0x100
  6436. #define SW_I2C_CNTL_READ 0
  6437. #define SW_I2C_CNTL_WRITE 1
  6438. #define SW_I2C_CNTL_START 2
  6439. #define SW_I2C_CNTL_STOP 3
  6440. #define SW_I2C_CNTL_OPEN 4
  6441. #define SW_I2C_CNTL_CLOSE 5
  6442. #define SW_I2C_CNTL_WRITE1BIT 6
  6443. //==============================VESA definition Portion===============================
  6444. #define VESA_OEM_PRODUCT_REV '01.00'
  6445. #define VESA_MODE_ATTRIBUTE_MODE_SUPPORT 0xBB //refer to VBE spec p.32, no TTY support
  6446. #define VESA_MODE_WIN_ATTRIBUTE 7
  6447. #define VESA_WIN_SIZE 64
  6448. typedef struct _PTR_32_BIT_STRUCTURE
  6449. {
  6450. USHORT Offset16;
  6451. USHORT Segment16;
  6452. } PTR_32_BIT_STRUCTURE;
  6453. typedef union _PTR_32_BIT_UNION
  6454. {
  6455. PTR_32_BIT_STRUCTURE SegmentOffset;
  6456. ULONG Ptr32_Bit;
  6457. } PTR_32_BIT_UNION;
  6458. typedef struct _VBE_1_2_INFO_BLOCK_UPDATABLE
  6459. {
  6460. UCHAR VbeSignature[4];
  6461. USHORT VbeVersion;
  6462. PTR_32_BIT_UNION OemStringPtr;
  6463. UCHAR Capabilities[4];
  6464. PTR_32_BIT_UNION VideoModePtr;
  6465. USHORT TotalMemory;
  6466. } VBE_1_2_INFO_BLOCK_UPDATABLE;
  6467. typedef struct _VBE_2_0_INFO_BLOCK_UPDATABLE
  6468. {
  6469. VBE_1_2_INFO_BLOCK_UPDATABLE CommonBlock;
  6470. USHORT OemSoftRev;
  6471. PTR_32_BIT_UNION OemVendorNamePtr;
  6472. PTR_32_BIT_UNION OemProductNamePtr;
  6473. PTR_32_BIT_UNION OemProductRevPtr;
  6474. } VBE_2_0_INFO_BLOCK_UPDATABLE;
  6475. typedef union _VBE_VERSION_UNION
  6476. {
  6477. VBE_2_0_INFO_BLOCK_UPDATABLE VBE_2_0_InfoBlock;
  6478. VBE_1_2_INFO_BLOCK_UPDATABLE VBE_1_2_InfoBlock;
  6479. } VBE_VERSION_UNION;
  6480. typedef struct _VBE_INFO_BLOCK
  6481. {
  6482. VBE_VERSION_UNION UpdatableVBE_Info;
  6483. UCHAR Reserved[222];
  6484. UCHAR OemData[256];
  6485. } VBE_INFO_BLOCK;
  6486. typedef struct _VBE_FP_INFO
  6487. {
  6488. USHORT HSize;
  6489. USHORT VSize;
  6490. USHORT FPType;
  6491. UCHAR RedBPP;
  6492. UCHAR GreenBPP;
  6493. UCHAR BlueBPP;
  6494. UCHAR ReservedBPP;
  6495. ULONG RsvdOffScrnMemSize;
  6496. ULONG RsvdOffScrnMEmPtr;
  6497. UCHAR Reserved[14];
  6498. } VBE_FP_INFO;
  6499. typedef struct _VESA_MODE_INFO_BLOCK
  6500. {
  6501. // Mandatory information for all VBE revisions
  6502. USHORT ModeAttributes; // dw ? ; mode attributes
  6503. UCHAR WinAAttributes; // db ? ; window A attributes
  6504. UCHAR WinBAttributes; // db ? ; window B attributes
  6505. USHORT WinGranularity; // dw ? ; window granularity
  6506. USHORT WinSize; // dw ? ; window size
  6507. USHORT WinASegment; // dw ? ; window A start segment
  6508. USHORT WinBSegment; // dw ? ; window B start segment
  6509. ULONG WinFuncPtr; // dd ? ; real mode pointer to window function
  6510. USHORT BytesPerScanLine;// dw ? ; bytes per scan line
  6511. //; Mandatory information for VBE 1.2 and above
  6512. USHORT XResolution; // dw ? ; horizontal resolution in pixels or characters
  6513. USHORT YResolution; // dw ? ; vertical resolution in pixels or characters
  6514. UCHAR XCharSize; // db ? ; character cell width in pixels
  6515. UCHAR YCharSize; // db ? ; character cell height in pixels
  6516. UCHAR NumberOfPlanes; // db ? ; number of memory planes
  6517. UCHAR BitsPerPixel; // db ? ; bits per pixel
  6518. UCHAR NumberOfBanks; // db ? ; number of banks
  6519. UCHAR MemoryModel; // db ? ; memory model type
  6520. UCHAR BankSize; // db ? ; bank size in KB
  6521. UCHAR NumberOfImagePages;// db ? ; number of images
  6522. UCHAR ReservedForPageFunction;//db 1 ; reserved for page function
  6523. //; Direct Color fields(required for direct/6 and YUV/7 memory models)
  6524. UCHAR RedMaskSize; // db ? ; size of direct color red mask in bits
  6525. UCHAR RedFieldPosition; // db ? ; bit position of lsb of red mask
  6526. UCHAR GreenMaskSize; // db ? ; size of direct color green mask in bits
  6527. UCHAR GreenFieldPosition; // db ? ; bit position of lsb of green mask
  6528. UCHAR BlueMaskSize; // db ? ; size of direct color blue mask in bits
  6529. UCHAR BlueFieldPosition; // db ? ; bit position of lsb of blue mask
  6530. UCHAR RsvdMaskSize; // db ? ; size of direct color reserved mask in bits
  6531. UCHAR RsvdFieldPosition; // db ? ; bit position of lsb of reserved mask
  6532. UCHAR DirectColorModeInfo;// db ? ; direct color mode attributes
  6533. //; Mandatory information for VBE 2.0 and above
  6534. ULONG PhysBasePtr; // dd ? ; physical address for flat memory frame buffer
  6535. ULONG Reserved_1; // dd 0 ; reserved - always set to 0
  6536. USHORT Reserved_2; // dw 0 ; reserved - always set to 0
  6537. //; Mandatory information for VBE 3.0 and above
  6538. USHORT LinBytesPerScanLine; // dw ? ; bytes per scan line for linear modes
  6539. UCHAR BnkNumberOfImagePages;// db ? ; number of images for banked modes
  6540. UCHAR LinNumberOfImagPages; // db ? ; number of images for linear modes
  6541. UCHAR LinRedMaskSize; // db ? ; size of direct color red mask(linear modes)
  6542. UCHAR LinRedFieldPosition; // db ? ; bit position of lsb of red mask(linear modes)
  6543. UCHAR LinGreenMaskSize; // db ? ; size of direct color green mask(linear modes)
  6544. UCHAR LinGreenFieldPosition;// db ? ; bit position of lsb of green mask(linear modes)
  6545. UCHAR LinBlueMaskSize; // db ? ; size of direct color blue mask(linear modes)
  6546. UCHAR LinBlueFieldPosition; // db ? ; bit position of lsb of blue mask(linear modes)
  6547. UCHAR LinRsvdMaskSize; // db ? ; size of direct color reserved mask(linear modes)
  6548. UCHAR LinRsvdFieldPosition; // db ? ; bit position of lsb of reserved mask(linear modes)
  6549. ULONG MaxPixelClock; // dd ? ; maximum pixel clock(in Hz) for graphics mode
  6550. UCHAR Reserved; // db 190 dup (0)
  6551. } VESA_MODE_INFO_BLOCK;
  6552. // BIOS function CALLS
  6553. #define ATOM_BIOS_EXTENDED_FUNCTION_CODE 0xA0 // ATI Extended Function code
  6554. #define ATOM_BIOS_FUNCTION_COP_MODE 0x00
  6555. #define ATOM_BIOS_FUNCTION_SHORT_QUERY1 0x04
  6556. #define ATOM_BIOS_FUNCTION_SHORT_QUERY2 0x05
  6557. #define ATOM_BIOS_FUNCTION_SHORT_QUERY3 0x06
  6558. #define ATOM_BIOS_FUNCTION_GET_DDC 0x0B
  6559. #define ATOM_BIOS_FUNCTION_ASIC_DSTATE 0x0E
  6560. #define ATOM_BIOS_FUNCTION_DEBUG_PLAY 0x0F
  6561. #define ATOM_BIOS_FUNCTION_STV_STD 0x16
  6562. #define ATOM_BIOS_FUNCTION_DEVICE_DET 0x17
  6563. #define ATOM_BIOS_FUNCTION_DEVICE_SWITCH 0x18
  6564. #define ATOM_BIOS_FUNCTION_PANEL_CONTROL 0x82
  6565. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_DET 0x83
  6566. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_SWITCH 0x84
  6567. #define ATOM_BIOS_FUNCTION_HW_ICON 0x8A
  6568. #define ATOM_BIOS_FUNCTION_SET_CMOS 0x8B
  6569. #define SUB_FUNCTION_UPDATE_DISPLAY_INFO 0x8000 // Sub function 80
  6570. #define SUB_FUNCTION_UPDATE_EXPANSION_INFO 0x8100 // Sub function 80
  6571. #define ATOM_BIOS_FUNCTION_DISPLAY_INFO 0x8D
  6572. #define ATOM_BIOS_FUNCTION_DEVICE_ON_OFF 0x8E
  6573. #define ATOM_BIOS_FUNCTION_VIDEO_STATE 0x8F
  6574. #define ATOM_SUB_FUNCTION_GET_CRITICAL_STATE 0x0300 // Sub function 03
  6575. #define ATOM_SUB_FUNCTION_GET_LIDSTATE 0x0700 // Sub function 7
  6576. #define ATOM_SUB_FUNCTION_THERMAL_STATE_NOTICE 0x1400 // Notify caller the current thermal state
  6577. #define ATOM_SUB_FUNCTION_CRITICAL_STATE_NOTICE 0x8300 // Notify caller the current critical state
  6578. #define ATOM_SUB_FUNCTION_SET_LIDSTATE 0x8500 // Sub function 85
  6579. #define ATOM_SUB_FUNCTION_GET_REQ_DISPLAY_FROM_SBIOS_MODE 0x8900// Sub function 89
  6580. #define ATOM_SUB_FUNCTION_INFORM_ADC_SUPPORT 0x9400 // Notify caller that ADC is supported
  6581. #define ATOM_BIOS_FUNCTION_VESA_DPMS 0x4F10 // Set DPMS
  6582. #define ATOM_SUB_FUNCTION_SET_DPMS 0x0001 // BL: Sub function 01
  6583. #define ATOM_SUB_FUNCTION_GET_DPMS 0x0002 // BL: Sub function 02
  6584. #define ATOM_PARAMETER_VESA_DPMS_ON 0x0000 // BH Parameter for DPMS ON.
  6585. #define ATOM_PARAMETER_VESA_DPMS_STANDBY 0x0100 // BH Parameter for DPMS STANDBY
  6586. #define ATOM_PARAMETER_VESA_DPMS_SUSPEND 0x0200 // BH Parameter for DPMS SUSPEND
  6587. #define ATOM_PARAMETER_VESA_DPMS_OFF 0x0400 // BH Parameter for DPMS OFF
  6588. #define ATOM_PARAMETER_VESA_DPMS_REDUCE_ON 0x0800 // BH Parameter for DPMS REDUCE ON (NOT SUPPORTED)
  6589. #define ATOM_BIOS_RETURN_CODE_MASK 0x0000FF00L
  6590. #define ATOM_BIOS_REG_HIGH_MASK 0x0000FF00L
  6591. #define ATOM_BIOS_REG_LOW_MASK 0x000000FFL
  6592. // structure used for VBIOS only
  6593. //DispOutInfoTable
  6594. typedef struct _ASIC_TRANSMITTER_INFO
  6595. {
  6596. USHORT usTransmitterObjId;
  6597. USHORT usSupportDevice;
  6598. UCHAR ucTransmitterCmdTblId;
  6599. UCHAR ucConfig;
  6600. UCHAR ucEncoderID; //available 1st encoder ( default )
  6601. UCHAR ucOptionEncoderID; //available 2nd encoder ( optional )
  6602. UCHAR uc2ndEncoderID;
  6603. UCHAR ucReserved;
  6604. }ASIC_TRANSMITTER_INFO;
  6605. #define ASIC_TRANSMITTER_INFO_CONFIG__DVO_SDR_MODE 0x01
  6606. #define ASIC_TRANSMITTER_INFO_CONFIG__COHERENT_MODE 0x02
  6607. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODEROBJ_ID_MASK 0xc4
  6608. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_A 0x00
  6609. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_B 0x04
  6610. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_C 0x40
  6611. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_D 0x44
  6612. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_E 0x80
  6613. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_F 0x84
  6614. typedef struct _ASIC_ENCODER_INFO
  6615. {
  6616. UCHAR ucEncoderID;
  6617. UCHAR ucEncoderConfig;
  6618. USHORT usEncoderCmdTblId;
  6619. }ASIC_ENCODER_INFO;
  6620. typedef struct _ATOM_DISP_OUT_INFO
  6621. {
  6622. ATOM_COMMON_TABLE_HEADER sHeader;
  6623. USHORT ptrTransmitterInfo;
  6624. USHORT ptrEncoderInfo;
  6625. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  6626. ASIC_ENCODER_INFO asEncoderInfo[1];
  6627. }ATOM_DISP_OUT_INFO;
  6628. typedef struct _ATOM_DISP_OUT_INFO_V2
  6629. {
  6630. ATOM_COMMON_TABLE_HEADER sHeader;
  6631. USHORT ptrTransmitterInfo;
  6632. USHORT ptrEncoderInfo;
  6633. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  6634. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  6635. ASIC_ENCODER_INFO asEncoderInfo[1];
  6636. }ATOM_DISP_OUT_INFO_V2;
  6637. typedef struct _ATOM_DISP_CLOCK_ID {
  6638. UCHAR ucPpllId;
  6639. UCHAR ucPpllAttribute;
  6640. }ATOM_DISP_CLOCK_ID;
  6641. // ucPpllAttribute
  6642. #define CLOCK_SOURCE_SHAREABLE 0x01
  6643. #define CLOCK_SOURCE_DP_MODE 0x02
  6644. #define CLOCK_SOURCE_NONE_DP_MODE 0x04
  6645. //DispOutInfoTable
  6646. typedef struct _ASIC_TRANSMITTER_INFO_V2
  6647. {
  6648. USHORT usTransmitterObjId;
  6649. USHORT usDispClkIdOffset; // point to clock source id list supported by Encoder Object
  6650. UCHAR ucTransmitterCmdTblId;
  6651. UCHAR ucConfig;
  6652. UCHAR ucEncoderID; // available 1st encoder ( default )
  6653. UCHAR ucOptionEncoderID; // available 2nd encoder ( optional )
  6654. UCHAR uc2ndEncoderID;
  6655. UCHAR ucReserved;
  6656. }ASIC_TRANSMITTER_INFO_V2;
  6657. typedef struct _ATOM_DISP_OUT_INFO_V3
  6658. {
  6659. ATOM_COMMON_TABLE_HEADER sHeader;
  6660. USHORT ptrTransmitterInfo;
  6661. USHORT ptrEncoderInfo;
  6662. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  6663. USHORT usReserved;
  6664. UCHAR ucDCERevision;
  6665. UCHAR ucMaxDispEngineNum;
  6666. UCHAR ucMaxActiveDispEngineNum;
  6667. UCHAR ucMaxPPLLNum;
  6668. UCHAR ucCoreRefClkSource; // value of CORE_REF_CLK_SOURCE
  6669. UCHAR ucDispCaps;
  6670. UCHAR ucReserved[2];
  6671. ASIC_TRANSMITTER_INFO_V2 asTransmitterInfo[1]; // for alligment only
  6672. }ATOM_DISP_OUT_INFO_V3;
  6673. //ucDispCaps
  6674. #define DISPLAY_CAPS__DP_PCLK_FROM_PPLL 0x01
  6675. #define DISPLAY_CAPS__FORCE_DISPDEV_CONNECTED 0x02
  6676. typedef enum CORE_REF_CLK_SOURCE{
  6677. CLOCK_SRC_XTALIN=0,
  6678. CLOCK_SRC_XO_IN=1,
  6679. CLOCK_SRC_XO_IN2=2,
  6680. }CORE_REF_CLK_SOURCE;
  6681. // DispDevicePriorityInfo
  6682. typedef struct _ATOM_DISPLAY_DEVICE_PRIORITY_INFO
  6683. {
  6684. ATOM_COMMON_TABLE_HEADER sHeader;
  6685. USHORT asDevicePriority[16];
  6686. }ATOM_DISPLAY_DEVICE_PRIORITY_INFO;
  6687. //ProcessAuxChannelTransactionTable
  6688. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  6689. {
  6690. USHORT lpAuxRequest;
  6691. USHORT lpDataOut;
  6692. UCHAR ucChannelID;
  6693. union
  6694. {
  6695. UCHAR ucReplyStatus;
  6696. UCHAR ucDelay;
  6697. };
  6698. UCHAR ucDataOutLen;
  6699. UCHAR ucReserved;
  6700. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS;
  6701. //ProcessAuxChannelTransactionTable
  6702. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2
  6703. {
  6704. USHORT lpAuxRequest;
  6705. USHORT lpDataOut;
  6706. UCHAR ucChannelID;
  6707. union
  6708. {
  6709. UCHAR ucReplyStatus;
  6710. UCHAR ucDelay;
  6711. };
  6712. UCHAR ucDataOutLen;
  6713. UCHAR ucHPD_ID; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  6714. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2;
  6715. #define PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  6716. //GetSinkType
  6717. typedef struct _DP_ENCODER_SERVICE_PARAMETERS
  6718. {
  6719. USHORT ucLinkClock;
  6720. union
  6721. {
  6722. UCHAR ucConfig; // for DP training command
  6723. UCHAR ucI2cId; // use for GET_SINK_TYPE command
  6724. };
  6725. UCHAR ucAction;
  6726. UCHAR ucStatus;
  6727. UCHAR ucLaneNum;
  6728. UCHAR ucReserved[2];
  6729. }DP_ENCODER_SERVICE_PARAMETERS;
  6730. // ucAction
  6731. #define ATOM_DP_ACTION_GET_SINK_TYPE 0x01
  6732. #define DP_ENCODER_SERVICE_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  6733. typedef struct _DP_ENCODER_SERVICE_PARAMETERS_V2
  6734. {
  6735. USHORT usExtEncoderObjId; // External Encoder Object Id, output parameter only, use when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  6736. UCHAR ucAuxId;
  6737. UCHAR ucAction;
  6738. UCHAR ucSinkType; // Iput and Output parameters.
  6739. UCHAR ucHPDId; // Input parameter, used when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  6740. UCHAR ucReserved[2];
  6741. }DP_ENCODER_SERVICE_PARAMETERS_V2;
  6742. typedef struct _DP_ENCODER_SERVICE_PS_ALLOCATION_V2
  6743. {
  6744. DP_ENCODER_SERVICE_PARAMETERS_V2 asDPServiceParam;
  6745. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 asAuxParam;
  6746. }DP_ENCODER_SERVICE_PS_ALLOCATION_V2;
  6747. // ucAction
  6748. #define DP_SERVICE_V2_ACTION_GET_SINK_TYPE 0x01
  6749. #define DP_SERVICE_V2_ACTION_DET_LCD_CONNECTION 0x02
  6750. // DP_TRAINING_TABLE
  6751. #define DPCD_SET_LINKRATE_LANENUM_PATTERN1_TBL_ADDR ATOM_DP_TRAINING_TBL_ADDR
  6752. #define DPCD_SET_SS_CNTL_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 8 )
  6753. #define DPCD_SET_LANE_VSWING_PREEMP_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 16 )
  6754. #define DPCD_SET_TRAINING_PATTERN0_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 24 )
  6755. #define DPCD_SET_TRAINING_PATTERN2_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 32)
  6756. #define DPCD_GET_LINKRATE_LANENUM_SS_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 40)
  6757. #define DPCD_GET_LANE_STATUS_ADJUST_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 48)
  6758. #define DP_I2C_AUX_DDC_WRITE_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 60)
  6759. #define DP_I2C_AUX_DDC_WRITE_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 64)
  6760. #define DP_I2C_AUX_DDC_READ_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 72)
  6761. #define DP_I2C_AUX_DDC_READ_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 76)
  6762. #define DP_I2C_AUX_DDC_WRITE_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 80)
  6763. #define DP_I2C_AUX_DDC_READ_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 84)
  6764. typedef struct _PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  6765. {
  6766. UCHAR ucI2CSpeed;
  6767. union
  6768. {
  6769. UCHAR ucRegIndex;
  6770. UCHAR ucStatus;
  6771. };
  6772. USHORT lpI2CDataOut;
  6773. UCHAR ucFlag;
  6774. UCHAR ucTransBytes;
  6775. UCHAR ucSlaveAddr;
  6776. UCHAR ucLineNumber;
  6777. }PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS;
  6778. #define PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  6779. //ucFlag
  6780. #define HW_I2C_WRITE 1
  6781. #define HW_I2C_READ 0
  6782. #define I2C_2BYTE_ADDR 0x02
  6783. /****************************************************************************/
  6784. // Structures used by HW_Misc_OperationTable
  6785. /****************************************************************************/
  6786. typedef struct _ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1
  6787. {
  6788. UCHAR ucCmd; // Input: To tell which action to take
  6789. UCHAR ucReserved[3];
  6790. ULONG ulReserved;
  6791. }ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1;
  6792. typedef struct _ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1
  6793. {
  6794. UCHAR ucReturnCode; // Output: Return value base on action was taken
  6795. UCHAR ucReserved[3];
  6796. ULONG ulReserved;
  6797. }ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1;
  6798. // Actions code
  6799. #define ATOM_GET_SDI_SUPPORT 0xF0
  6800. // Return code
  6801. #define ATOM_UNKNOWN_CMD 0
  6802. #define ATOM_FEATURE_NOT_SUPPORTED 1
  6803. #define ATOM_FEATURE_SUPPORTED 2
  6804. typedef struct _ATOM_HW_MISC_OPERATION_PS_ALLOCATION
  6805. {
  6806. ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1 sInput_Output;
  6807. PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS sReserved;
  6808. }ATOM_HW_MISC_OPERATION_PS_ALLOCATION;
  6809. /****************************************************************************/
  6810. typedef struct _SET_HWBLOCK_INSTANCE_PARAMETER_V2
  6811. {
  6812. UCHAR ucHWBlkInst; // HW block instance, 0, 1, 2, ...
  6813. UCHAR ucReserved[3];
  6814. }SET_HWBLOCK_INSTANCE_PARAMETER_V2;
  6815. #define HWBLKINST_INSTANCE_MASK 0x07
  6816. #define HWBLKINST_HWBLK_MASK 0xF0
  6817. #define HWBLKINST_HWBLK_SHIFT 0x04
  6818. //ucHWBlock
  6819. #define SELECT_DISP_ENGINE 0
  6820. #define SELECT_DISP_PLL 1
  6821. #define SELECT_DCIO_UNIPHY_LINK0 2
  6822. #define SELECT_DCIO_UNIPHY_LINK1 3
  6823. #define SELECT_DCIO_IMPCAL 4
  6824. #define SELECT_DCIO_DIG 6
  6825. #define SELECT_CRTC_PIXEL_RATE 7
  6826. #define SELECT_VGA_BLK 8
  6827. // DIGTransmitterInfoTable structure used to program UNIPHY settings
  6828. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_1{
  6829. ATOM_COMMON_TABLE_HEADER sHeader;
  6830. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6831. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6832. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6833. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6834. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6835. }DIG_TRANSMITTER_INFO_HEADER_V3_1;
  6836. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_2{
  6837. ATOM_COMMON_TABLE_HEADER sHeader;
  6838. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6839. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6840. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6841. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6842. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6843. USHORT usDPSSRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info
  6844. USHORT usDPSSSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings
  6845. }DIG_TRANSMITTER_INFO_HEADER_V3_2;
  6846. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_3{
  6847. ATOM_COMMON_TABLE_HEADER sHeader;
  6848. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6849. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6850. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6851. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6852. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6853. USHORT usDPSSRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info
  6854. USHORT usDPSSSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings
  6855. USHORT usEDPVsLegacyModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Legacy Mode Voltage Swing and Pre-Emphasis for each Link clock
  6856. USHORT useDPVsLowVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Low VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  6857. USHORT useDPVsHighVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP High VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  6858. USHORT useDPVsStretchModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Stretch Mode Voltage Swing and Pre-Emphasis for each Link clock
  6859. USHORT useDPVsSingleVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vdiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  6860. USHORT useDPVsVariablePremModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vidff+Variable PreEmphasis Voltage Swing and Pre-Emphasis for each Link clock
  6861. }DIG_TRANSMITTER_INFO_HEADER_V3_3;
  6862. typedef struct _CLOCK_CONDITION_REGESTER_INFO{
  6863. USHORT usRegisterIndex;
  6864. UCHAR ucStartBit;
  6865. UCHAR ucEndBit;
  6866. }CLOCK_CONDITION_REGESTER_INFO;
  6867. typedef struct _CLOCK_CONDITION_SETTING_ENTRY{
  6868. USHORT usMaxClockFreq;
  6869. UCHAR ucEncodeMode;
  6870. UCHAR ucPhySel;
  6871. ULONG ulAnalogSetting[1];
  6872. }CLOCK_CONDITION_SETTING_ENTRY;
  6873. typedef struct _CLOCK_CONDITION_SETTING_INFO{
  6874. USHORT usEntrySize;
  6875. CLOCK_CONDITION_SETTING_ENTRY asClkCondSettingEntry[1];
  6876. }CLOCK_CONDITION_SETTING_INFO;
  6877. typedef struct _PHY_CONDITION_REG_VAL{
  6878. ULONG ulCondition;
  6879. ULONG ulRegVal;
  6880. }PHY_CONDITION_REG_VAL;
  6881. typedef struct _PHY_CONDITION_REG_VAL_V2{
  6882. ULONG ulCondition;
  6883. UCHAR ucCondition2;
  6884. ULONG ulRegVal;
  6885. }PHY_CONDITION_REG_VAL_V2;
  6886. typedef struct _PHY_CONDITION_REG_INFO{
  6887. USHORT usRegIndex;
  6888. USHORT usSize;
  6889. PHY_CONDITION_REG_VAL asRegVal[1];
  6890. }PHY_CONDITION_REG_INFO;
  6891. typedef struct _PHY_CONDITION_REG_INFO_V2{
  6892. USHORT usRegIndex;
  6893. USHORT usSize;
  6894. PHY_CONDITION_REG_VAL_V2 asRegVal[1];
  6895. }PHY_CONDITION_REG_INFO_V2;
  6896. typedef struct _PHY_ANALOG_SETTING_INFO{
  6897. UCHAR ucEncodeMode;
  6898. UCHAR ucPhySel;
  6899. USHORT usSize;
  6900. PHY_CONDITION_REG_INFO asAnalogSetting[1];
  6901. }PHY_ANALOG_SETTING_INFO;
  6902. typedef struct _PHY_ANALOG_SETTING_INFO_V2{
  6903. UCHAR ucEncodeMode;
  6904. UCHAR ucPhySel;
  6905. USHORT usSize;
  6906. PHY_CONDITION_REG_INFO_V2 asAnalogSetting[1];
  6907. }PHY_ANALOG_SETTING_INFO_V2;
  6908. typedef struct _GFX_HAVESTING_PARAMETERS {
  6909. UCHAR ucGfxBlkId; //GFX blk id to be harvested, like CU, RB or PRIM
  6910. UCHAR ucReserved; //reserved
  6911. UCHAR ucActiveUnitNumPerSH; //requested active CU/RB/PRIM number per shader array
  6912. UCHAR ucMaxUnitNumPerSH; //max CU/RB/PRIM number per shader array
  6913. } GFX_HAVESTING_PARAMETERS;
  6914. //ucGfxBlkId
  6915. #define GFX_HARVESTING_CU_ID 0
  6916. #define GFX_HARVESTING_RB_ID 1
  6917. #define GFX_HARVESTING_PRIM_ID 2
  6918. typedef struct _VBIOS_ROM_HEADER{
  6919. UCHAR PciRomSignature[2];
  6920. UCHAR ucPciRomSizeIn512bytes;
  6921. UCHAR ucJumpCoreMainInitBIOS;
  6922. USHORT usLabelCoreMainInitBIOS;
  6923. UCHAR PciReservedSpace[18];
  6924. USHORT usPciDataStructureOffset;
  6925. UCHAR Rsvd1d_1a[4];
  6926. char strIbm[3];
  6927. UCHAR CheckSum[14];
  6928. UCHAR ucBiosMsgNumber;
  6929. char str761295520[16];
  6930. USHORT usLabelCoreVPOSTNoMode;
  6931. USHORT usSpecialPostOffset;
  6932. UCHAR ucSpeicalPostImageSizeIn512Bytes;
  6933. UCHAR Rsved47_45[3];
  6934. USHORT usROM_HeaderInformationTableOffset;
  6935. UCHAR Rsved4f_4a[6];
  6936. char strBuildTimeStamp[20];
  6937. UCHAR ucJumpCoreXFuncFarHandler;
  6938. USHORT usCoreXFuncFarHandlerOffset;
  6939. UCHAR ucRsved67;
  6940. UCHAR ucJumpCoreVFuncFarHandler;
  6941. USHORT usCoreVFuncFarHandlerOffset;
  6942. UCHAR Rsved6d_6b[3];
  6943. USHORT usATOM_BIOS_MESSAGE_Offset;
  6944. }VBIOS_ROM_HEADER;
  6945. /****************************************************************************/
  6946. //Portion VI: Definitinos for vbios MC scratch registers that driver used
  6947. /****************************************************************************/
  6948. #define MC_MISC0__MEMORY_TYPE_MASK 0xF0000000
  6949. #define MC_MISC0__MEMORY_TYPE__GDDR1 0x10000000
  6950. #define MC_MISC0__MEMORY_TYPE__DDR2 0x20000000
  6951. #define MC_MISC0__MEMORY_TYPE__GDDR3 0x30000000
  6952. #define MC_MISC0__MEMORY_TYPE__GDDR4 0x40000000
  6953. #define MC_MISC0__MEMORY_TYPE__GDDR5 0x50000000
  6954. #define MC_MISC0__MEMORY_TYPE__HBM 0x60000000
  6955. #define MC_MISC0__MEMORY_TYPE__DDR3 0xB0000000
  6956. #define ATOM_MEM_TYPE_DDR_STRING "DDR"
  6957. #define ATOM_MEM_TYPE_DDR2_STRING "DDR2"
  6958. #define ATOM_MEM_TYPE_GDDR3_STRING "GDDR3"
  6959. #define ATOM_MEM_TYPE_GDDR4_STRING "GDDR4"
  6960. #define ATOM_MEM_TYPE_GDDR5_STRING "GDDR5"
  6961. #define ATOM_MEM_TYPE_HBM_STRING "HBM"
  6962. #define ATOM_MEM_TYPE_DDR3_STRING "DDR3"
  6963. /****************************************************************************/
  6964. //Portion VII: Definitinos being oboselete
  6965. /****************************************************************************/
  6966. //==========================================================================================
  6967. //Remove the definitions below when driver is ready!
  6968. typedef struct _ATOM_DAC_INFO
  6969. {
  6970. ATOM_COMMON_TABLE_HEADER sHeader;
  6971. USHORT usMaxFrequency; // in 10kHz unit
  6972. USHORT usReserved;
  6973. }ATOM_DAC_INFO;
  6974. typedef struct _COMPASSIONATE_DATA
  6975. {
  6976. ATOM_COMMON_TABLE_HEADER sHeader;
  6977. //============================== DAC1 portion
  6978. UCHAR ucDAC1_BG_Adjustment;
  6979. UCHAR ucDAC1_DAC_Adjustment;
  6980. USHORT usDAC1_FORCE_Data;
  6981. //============================== DAC2 portion
  6982. UCHAR ucDAC2_CRT2_BG_Adjustment;
  6983. UCHAR ucDAC2_CRT2_DAC_Adjustment;
  6984. USHORT usDAC2_CRT2_FORCE_Data;
  6985. USHORT usDAC2_CRT2_MUX_RegisterIndex;
  6986. UCHAR ucDAC2_CRT2_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  6987. UCHAR ucDAC2_NTSC_BG_Adjustment;
  6988. UCHAR ucDAC2_NTSC_DAC_Adjustment;
  6989. USHORT usDAC2_TV1_FORCE_Data;
  6990. USHORT usDAC2_TV1_MUX_RegisterIndex;
  6991. UCHAR ucDAC2_TV1_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  6992. UCHAR ucDAC2_CV_BG_Adjustment;
  6993. UCHAR ucDAC2_CV_DAC_Adjustment;
  6994. USHORT usDAC2_CV_FORCE_Data;
  6995. USHORT usDAC2_CV_MUX_RegisterIndex;
  6996. UCHAR ucDAC2_CV_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  6997. UCHAR ucDAC2_PAL_BG_Adjustment;
  6998. UCHAR ucDAC2_PAL_DAC_Adjustment;
  6999. USHORT usDAC2_TV2_FORCE_Data;
  7000. }COMPASSIONATE_DATA;
  7001. /****************************Supported Device Info Table Definitions**********************/
  7002. // ucConnectInfo:
  7003. // [7:4] - connector type
  7004. // = 1 - VGA connector
  7005. // = 2 - DVI-I
  7006. // = 3 - DVI-D
  7007. // = 4 - DVI-A
  7008. // = 5 - SVIDEO
  7009. // = 6 - COMPOSITE
  7010. // = 7 - LVDS
  7011. // = 8 - DIGITAL LINK
  7012. // = 9 - SCART
  7013. // = 0xA - HDMI_type A
  7014. // = 0xB - HDMI_type B
  7015. // = 0xE - Special case1 (DVI+DIN)
  7016. // Others=TBD
  7017. // [3:0] - DAC Associated
  7018. // = 0 - no DAC
  7019. // = 1 - DACA
  7020. // = 2 - DACB
  7021. // = 3 - External DAC
  7022. // Others=TBD
  7023. //
  7024. typedef struct _ATOM_CONNECTOR_INFO
  7025. {
  7026. #if ATOM_BIG_ENDIAN
  7027. UCHAR bfConnectorType:4;
  7028. UCHAR bfAssociatedDAC:4;
  7029. #else
  7030. UCHAR bfAssociatedDAC:4;
  7031. UCHAR bfConnectorType:4;
  7032. #endif
  7033. }ATOM_CONNECTOR_INFO;
  7034. typedef union _ATOM_CONNECTOR_INFO_ACCESS
  7035. {
  7036. ATOM_CONNECTOR_INFO sbfAccess;
  7037. UCHAR ucAccess;
  7038. }ATOM_CONNECTOR_INFO_ACCESS;
  7039. typedef struct _ATOM_CONNECTOR_INFO_I2C
  7040. {
  7041. ATOM_CONNECTOR_INFO_ACCESS sucConnectorInfo;
  7042. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  7043. }ATOM_CONNECTOR_INFO_I2C;
  7044. typedef struct _ATOM_SUPPORTED_DEVICES_INFO
  7045. {
  7046. ATOM_COMMON_TABLE_HEADER sHeader;
  7047. USHORT usDeviceSupport;
  7048. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO];
  7049. }ATOM_SUPPORTED_DEVICES_INFO;
  7050. #define NO_INT_SRC_MAPPED 0xFF
  7051. typedef struct _ATOM_CONNECTOR_INC_SRC_BITMAP
  7052. {
  7053. UCHAR ucIntSrcBitmap;
  7054. }ATOM_CONNECTOR_INC_SRC_BITMAP;
  7055. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2
  7056. {
  7057. ATOM_COMMON_TABLE_HEADER sHeader;
  7058. USHORT usDeviceSupport;
  7059. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  7060. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  7061. }ATOM_SUPPORTED_DEVICES_INFO_2;
  7062. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2d1
  7063. {
  7064. ATOM_COMMON_TABLE_HEADER sHeader;
  7065. USHORT usDeviceSupport;
  7066. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE];
  7067. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE];
  7068. }ATOM_SUPPORTED_DEVICES_INFO_2d1;
  7069. #define ATOM_SUPPORTED_DEVICES_INFO_LAST ATOM_SUPPORTED_DEVICES_INFO_2d1
  7070. typedef struct _ATOM_MISC_CONTROL_INFO
  7071. {
  7072. USHORT usFrequency;
  7073. UCHAR ucPLL_ChargePump; // PLL charge-pump gain control
  7074. UCHAR ucPLL_DutyCycle; // PLL duty cycle control
  7075. UCHAR ucPLL_VCO_Gain; // PLL VCO gain control
  7076. UCHAR ucPLL_VoltageSwing; // PLL driver voltage swing control
  7077. }ATOM_MISC_CONTROL_INFO;
  7078. #define ATOM_MAX_MISC_INFO 4
  7079. typedef struct _ATOM_TMDS_INFO
  7080. {
  7081. ATOM_COMMON_TABLE_HEADER sHeader;
  7082. USHORT usMaxFrequency; // in 10Khz
  7083. ATOM_MISC_CONTROL_INFO asMiscInfo[ATOM_MAX_MISC_INFO];
  7084. }ATOM_TMDS_INFO;
  7085. typedef struct _ATOM_ENCODER_ANALOG_ATTRIBUTE
  7086. {
  7087. UCHAR ucTVStandard; //Same as TV standards defined above,
  7088. UCHAR ucPadding[1];
  7089. }ATOM_ENCODER_ANALOG_ATTRIBUTE;
  7090. typedef struct _ATOM_ENCODER_DIGITAL_ATTRIBUTE
  7091. {
  7092. UCHAR ucAttribute; //Same as other digital encoder attributes defined above
  7093. UCHAR ucPadding[1];
  7094. }ATOM_ENCODER_DIGITAL_ATTRIBUTE;
  7095. typedef union _ATOM_ENCODER_ATTRIBUTE
  7096. {
  7097. ATOM_ENCODER_ANALOG_ATTRIBUTE sAlgAttrib;
  7098. ATOM_ENCODER_DIGITAL_ATTRIBUTE sDigAttrib;
  7099. }ATOM_ENCODER_ATTRIBUTE;
  7100. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS
  7101. {
  7102. USHORT usPixelClock;
  7103. USHORT usEncoderID;
  7104. UCHAR ucDeviceType; //Use ATOM_DEVICE_xxx1_Index to indicate device type only.
  7105. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  7106. ATOM_ENCODER_ATTRIBUTE usDevAttr;
  7107. }DVO_ENCODER_CONTROL_PARAMETERS;
  7108. typedef struct _DVO_ENCODER_CONTROL_PS_ALLOCATION
  7109. {
  7110. DVO_ENCODER_CONTROL_PARAMETERS sDVOEncoder;
  7111. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  7112. }DVO_ENCODER_CONTROL_PS_ALLOCATION;
  7113. #define ATOM_XTMDS_ASIC_SI164_ID 1
  7114. #define ATOM_XTMDS_ASIC_SI178_ID 2
  7115. #define ATOM_XTMDS_ASIC_TFP513_ID 3
  7116. #define ATOM_XTMDS_SUPPORTED_SINGLELINK 0x00000001
  7117. #define ATOM_XTMDS_SUPPORTED_DUALLINK 0x00000002
  7118. #define ATOM_XTMDS_MVPU_FPGA 0x00000004
  7119. typedef struct _ATOM_XTMDS_INFO
  7120. {
  7121. ATOM_COMMON_TABLE_HEADER sHeader;
  7122. USHORT usSingleLinkMaxFrequency;
  7123. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //Point the ID on which I2C is used to control external chip
  7124. UCHAR ucXtransimitterID;
  7125. UCHAR ucSupportedLink; // Bit field, bit0=1, single link supported;bit1=1,dual link supported
  7126. UCHAR ucSequnceAlterID; // Even with the same external TMDS asic, it's possible that the program seqence alters
  7127. // due to design. This ID is used to alert driver that the sequence is not "standard"!
  7128. UCHAR ucMasterAddress; // Address to control Master xTMDS Chip
  7129. UCHAR ucSlaveAddress; // Address to control Slave xTMDS Chip
  7130. }ATOM_XTMDS_INFO;
  7131. typedef struct _DFP_DPMS_STATUS_CHANGE_PARAMETERS
  7132. {
  7133. UCHAR ucEnable; // ATOM_ENABLE=On or ATOM_DISABLE=Off
  7134. UCHAR ucDevice; // ATOM_DEVICE_DFP1_INDEX....
  7135. UCHAR ucPadding[2];
  7136. }DFP_DPMS_STATUS_CHANGE_PARAMETERS;
  7137. /****************************Legacy Power Play Table Definitions **********************/
  7138. //Definitions for ulPowerPlayMiscInfo
  7139. #define ATOM_PM_MISCINFO_SPLIT_CLOCK 0x00000000L
  7140. #define ATOM_PM_MISCINFO_USING_MCLK_SRC 0x00000001L
  7141. #define ATOM_PM_MISCINFO_USING_SCLK_SRC 0x00000002L
  7142. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT 0x00000004L
  7143. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH 0x00000008L
  7144. #define ATOM_PM_MISCINFO_LOAD_PERFORMANCE_EN 0x00000010L
  7145. #define ATOM_PM_MISCINFO_ENGINE_CLOCK_CONTRL_EN 0x00000020L
  7146. #define ATOM_PM_MISCINFO_MEMORY_CLOCK_CONTRL_EN 0x00000040L
  7147. #define ATOM_PM_MISCINFO_PROGRAM_VOLTAGE 0x00000080L //When this bit set, ucVoltageDropIndex is not an index for GPIO pin, but a voltage ID that SW needs program
  7148. #define ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN 0x00000100L
  7149. #define ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN 0x00000200L
  7150. #define ATOM_PM_MISCINFO_ASIC_SLEEP_MODE_EN 0x00000400L
  7151. #define ATOM_PM_MISCINFO_LOAD_BALANCE_EN 0x00000800L
  7152. #define ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE 0x00001000L
  7153. #define ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE 0x00002000L
  7154. #define ATOM_PM_MISCINFO_LOW_LCD_REFRESH_RATE 0x00004000L
  7155. #define ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE 0x00008000L
  7156. #define ATOM_PM_MISCINFO_OVER_CLOCK_MODE 0x00010000L
  7157. #define ATOM_PM_MISCINFO_OVER_DRIVE_MODE 0x00020000L
  7158. #define ATOM_PM_MISCINFO_POWER_SAVING_MODE 0x00040000L
  7159. #define ATOM_PM_MISCINFO_THERMAL_DIODE_MODE 0x00080000L
  7160. #define ATOM_PM_MISCINFO_FRAME_MODULATION_MASK 0x00300000L //0-FM Disable, 1-2 level FM, 2-4 level FM, 3-Reserved
  7161. #define ATOM_PM_MISCINFO_FRAME_MODULATION_SHIFT 20
  7162. #define ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE 0x00400000L
  7163. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2 0x00800000L
  7164. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4 0x01000000L
  7165. #define ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN 0x02000000L //When set, Dynamic
  7166. #define ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN 0x04000000L //When set, Dynamic
  7167. #define ATOM_PM_MISCINFO_3D_ACCELERATION_EN 0x08000000L //When set, This mode is for acceleated 3D mode
  7168. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_MASK 0x70000000L //1-Optimal Battery Life Group, 2-High Battery, 3-Balanced, 4-High Performance, 5- Optimal Performance (Default state with Default clocks)
  7169. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_SHIFT 28
  7170. #define ATOM_PM_MISCINFO_ENABLE_BACK_BIAS 0x80000000L
  7171. #define ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE 0x00000001L
  7172. #define ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT 0x00000002L
  7173. #define ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN 0x00000004L
  7174. #define ATOM_PM_MISCINFO2_FS3D_OVERDRIVE_INFO 0x00000008L
  7175. #define ATOM_PM_MISCINFO2_FORCEDLOWPWR_MODE 0x00000010L
  7176. #define ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN 0x00000020L
  7177. #define ATOM_PM_MISCINFO2_VIDEO_PLAYBACK_CAPABLE 0x00000040L //If this bit is set in multi-pp mode, then driver will pack up one with the minior power consumption.
  7178. //If it's not set in any pp mode, driver will use its default logic to pick a pp mode in video playback
  7179. #define ATOM_PM_MISCINFO2_NOT_VALID_ON_DC 0x00000080L
  7180. #define ATOM_PM_MISCINFO2_STUTTER_MODE_EN 0x00000100L
  7181. #define ATOM_PM_MISCINFO2_UVD_SUPPORT_MODE 0x00000200L
  7182. //ucTableFormatRevision=1
  7183. //ucTableContentRevision=1
  7184. typedef struct _ATOM_POWERMODE_INFO
  7185. {
  7186. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7187. ULONG ulReserved1; // must set to 0
  7188. ULONG ulReserved2; // must set to 0
  7189. USHORT usEngineClock;
  7190. USHORT usMemoryClock;
  7191. UCHAR ucVoltageDropIndex; // index to GPIO table
  7192. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7193. UCHAR ucMinTemperature;
  7194. UCHAR ucMaxTemperature;
  7195. UCHAR ucNumPciELanes; // number of PCIE lanes
  7196. }ATOM_POWERMODE_INFO;
  7197. //ucTableFormatRevision=2
  7198. //ucTableContentRevision=1
  7199. typedef struct _ATOM_POWERMODE_INFO_V2
  7200. {
  7201. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7202. ULONG ulMiscInfo2;
  7203. ULONG ulEngineClock;
  7204. ULONG ulMemoryClock;
  7205. UCHAR ucVoltageDropIndex; // index to GPIO table
  7206. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7207. UCHAR ucMinTemperature;
  7208. UCHAR ucMaxTemperature;
  7209. UCHAR ucNumPciELanes; // number of PCIE lanes
  7210. }ATOM_POWERMODE_INFO_V2;
  7211. //ucTableFormatRevision=2
  7212. //ucTableContentRevision=2
  7213. typedef struct _ATOM_POWERMODE_INFO_V3
  7214. {
  7215. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7216. ULONG ulMiscInfo2;
  7217. ULONG ulEngineClock;
  7218. ULONG ulMemoryClock;
  7219. UCHAR ucVoltageDropIndex; // index to Core (VDDC) votage table
  7220. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7221. UCHAR ucMinTemperature;
  7222. UCHAR ucMaxTemperature;
  7223. UCHAR ucNumPciELanes; // number of PCIE lanes
  7224. UCHAR ucVDDCI_VoltageDropIndex; // index to VDDCI votage table
  7225. }ATOM_POWERMODE_INFO_V3;
  7226. #define ATOM_MAX_NUMBEROF_POWER_BLOCK 8
  7227. #define ATOM_PP_OVERDRIVE_INTBITMAP_AUXWIN 0x01
  7228. #define ATOM_PP_OVERDRIVE_INTBITMAP_OVERDRIVE 0x02
  7229. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM63 0x01
  7230. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1032 0x02
  7231. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1030 0x03
  7232. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_MUA6649 0x04
  7233. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM64 0x05
  7234. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_F75375 0x06
  7235. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ASC7512 0x07 // Andigilog
  7236. typedef struct _ATOM_POWERPLAY_INFO
  7237. {
  7238. ATOM_COMMON_TABLE_HEADER sHeader;
  7239. UCHAR ucOverdriveThermalController;
  7240. UCHAR ucOverdriveI2cLine;
  7241. UCHAR ucOverdriveIntBitmap;
  7242. UCHAR ucOverdriveControllerAddress;
  7243. UCHAR ucSizeOfPowerModeEntry;
  7244. UCHAR ucNumOfPowerModeEntries;
  7245. ATOM_POWERMODE_INFO asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7246. }ATOM_POWERPLAY_INFO;
  7247. typedef struct _ATOM_POWERPLAY_INFO_V2
  7248. {
  7249. ATOM_COMMON_TABLE_HEADER sHeader;
  7250. UCHAR ucOverdriveThermalController;
  7251. UCHAR ucOverdriveI2cLine;
  7252. UCHAR ucOverdriveIntBitmap;
  7253. UCHAR ucOverdriveControllerAddress;
  7254. UCHAR ucSizeOfPowerModeEntry;
  7255. UCHAR ucNumOfPowerModeEntries;
  7256. ATOM_POWERMODE_INFO_V2 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7257. }ATOM_POWERPLAY_INFO_V2;
  7258. typedef struct _ATOM_POWERPLAY_INFO_V3
  7259. {
  7260. ATOM_COMMON_TABLE_HEADER sHeader;
  7261. UCHAR ucOverdriveThermalController;
  7262. UCHAR ucOverdriveI2cLine;
  7263. UCHAR ucOverdriveIntBitmap;
  7264. UCHAR ucOverdriveControllerAddress;
  7265. UCHAR ucSizeOfPowerModeEntry;
  7266. UCHAR ucNumOfPowerModeEntries;
  7267. ATOM_POWERMODE_INFO_V3 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7268. }ATOM_POWERPLAY_INFO_V3;
  7269. /**************************************************************************/
  7270. // Following definitions are for compatiblity issue in different SW components.
  7271. #define ATOM_MASTER_DATA_TABLE_REVISION 0x01
  7272. #define Object_Info Object_Header
  7273. #define AdjustARB_SEQ MC_InitParameter
  7274. #define VRAM_GPIO_DetectionInfo VoltageObjectInfo
  7275. #define ASIC_VDDCI_Info ASIC_ProfilingInfo
  7276. #define ASIC_MVDDQ_Info MemoryTrainingInfo
  7277. #define SS_Info PPLL_SS_Info
  7278. #define ASIC_MVDDC_Info ASIC_InternalSS_Info
  7279. #define DispDevicePriorityInfo SaveRestoreInfo
  7280. #define DispOutInfo TV_VideoMode
  7281. #define ATOM_ENCODER_OBJECT_TABLE ATOM_OBJECT_TABLE
  7282. #define ATOM_CONNECTOR_OBJECT_TABLE ATOM_OBJECT_TABLE
  7283. //New device naming, remove them when both DAL/VBIOS is ready
  7284. #define DFP2I_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7285. #define DFP2I_OUTPUT_CONTROL_PS_ALLOCATION DFP2I_OUTPUT_CONTROL_PARAMETERS
  7286. #define DFP1X_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7287. #define DFP1X_OUTPUT_CONTROL_PS_ALLOCATION DFP1X_OUTPUT_CONTROL_PARAMETERS
  7288. #define DFP1I_OUTPUT_CONTROL_PARAMETERS DFP1_OUTPUT_CONTROL_PARAMETERS
  7289. #define DFP1I_OUTPUT_CONTROL_PS_ALLOCATION DFP1_OUTPUT_CONTROL_PS_ALLOCATION
  7290. #define ATOM_DEVICE_DFP1I_SUPPORT ATOM_DEVICE_DFP1_SUPPORT
  7291. #define ATOM_DEVICE_DFP1X_SUPPORT ATOM_DEVICE_DFP2_SUPPORT
  7292. #define ATOM_DEVICE_DFP1I_INDEX ATOM_DEVICE_DFP1_INDEX
  7293. #define ATOM_DEVICE_DFP1X_INDEX ATOM_DEVICE_DFP2_INDEX
  7294. #define ATOM_DEVICE_DFP2I_INDEX 0x00000009
  7295. #define ATOM_DEVICE_DFP2I_SUPPORT (0x1L << ATOM_DEVICE_DFP2I_INDEX)
  7296. #define ATOM_S0_DFP1I ATOM_S0_DFP1
  7297. #define ATOM_S0_DFP1X ATOM_S0_DFP2
  7298. #define ATOM_S0_DFP2I 0x00200000L
  7299. #define ATOM_S0_DFP2Ib2 0x20
  7300. #define ATOM_S2_DFP1I_DPMS_STATE ATOM_S2_DFP1_DPMS_STATE
  7301. #define ATOM_S2_DFP1X_DPMS_STATE ATOM_S2_DFP2_DPMS_STATE
  7302. #define ATOM_S2_DFP2I_DPMS_STATE 0x02000000L
  7303. #define ATOM_S2_DFP2I_DPMS_STATEb3 0x02
  7304. #define ATOM_S3_DFP2I_ACTIVEb1 0x02
  7305. #define ATOM_S3_DFP1I_ACTIVE ATOM_S3_DFP1_ACTIVE
  7306. #define ATOM_S3_DFP1X_ACTIVE ATOM_S3_DFP2_ACTIVE
  7307. #define ATOM_S3_DFP2I_ACTIVE 0x00000200L
  7308. #define ATOM_S3_DFP1I_CRTC_ACTIVE ATOM_S3_DFP1_CRTC_ACTIVE
  7309. #define ATOM_S3_DFP1X_CRTC_ACTIVE ATOM_S3_DFP2_CRTC_ACTIVE
  7310. #define ATOM_S3_DFP2I_CRTC_ACTIVE 0x02000000L
  7311. #define ATOM_S3_DFP2I_CRTC_ACTIVEb3 0x02
  7312. #define ATOM_S5_DOS_REQ_DFP2Ib1 0x02
  7313. #define ATOM_S5_DOS_REQ_DFP2I 0x0200
  7314. #define ATOM_S6_ACC_REQ_DFP1I ATOM_S6_ACC_REQ_DFP1
  7315. #define ATOM_S6_ACC_REQ_DFP1X ATOM_S6_ACC_REQ_DFP2
  7316. #define ATOM_S6_ACC_REQ_DFP2Ib3 0x02
  7317. #define ATOM_S6_ACC_REQ_DFP2I 0x02000000L
  7318. #define TMDS1XEncoderControl DVOEncoderControl
  7319. #define DFP1XOutputControl DVOOutputControl
  7320. #define ExternalDFPOutputControl DFP1XOutputControl
  7321. #define EnableExternalTMDS_Encoder TMDS1XEncoderControl
  7322. #define DFP1IOutputControl TMDSAOutputControl
  7323. #define DFP2IOutputControl LVTMAOutputControl
  7324. #define DAC1_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7325. #define DAC1_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7326. #define DAC2_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7327. #define DAC2_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7328. #define ucDac1Standard ucDacStandard
  7329. #define ucDac2Standard ucDacStandard
  7330. #define TMDS1EncoderControl TMDSAEncoderControl
  7331. #define TMDS2EncoderControl LVTMAEncoderControl
  7332. #define DFP1OutputControl TMDSAOutputControl
  7333. #define DFP2OutputControl LVTMAOutputControl
  7334. #define CRT1OutputControl DAC1OutputControl
  7335. #define CRT2OutputControl DAC2OutputControl
  7336. //These two lines will be removed for sure in a few days, will follow up with Michael V.
  7337. #define EnableLVDS_SS EnableSpreadSpectrumOnPPLL
  7338. #define ENABLE_LVDS_SS_PARAMETERS_V3 ENABLE_SPREAD_SPECTRUM_ON_PPLL
  7339. #define ATOM_S2_CRT1_DPMS_STATE 0x00010000L
  7340. #define ATOM_S2_LCD1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7341. #define ATOM_S2_TV1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7342. #define ATOM_S2_DFP1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7343. #define ATOM_S2_CRT2_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7344. #define ATOM_S6_ACC_REQ_TV2 0x00400000L
  7345. #define ATOM_DEVICE_TV2_INDEX 0x00000006
  7346. #define ATOM_DEVICE_TV2_SUPPORT (0x1L << ATOM_DEVICE_TV2_INDEX)
  7347. #define ATOM_S0_TV2 0x00100000L
  7348. #define ATOM_S3_TV2_ACTIVE ATOM_S3_DFP6_ACTIVE
  7349. #define ATOM_S3_TV2_CRTC_ACTIVE ATOM_S3_DFP6_CRTC_ACTIVE
  7350. /*********************************************************************************/
  7351. #pragma pack() // BIOS data must use byte aligment
  7352. #pragma pack(1)
  7353. typedef struct _ATOM_HOLE_INFO
  7354. {
  7355. USHORT usOffset; // offset of the hole ( from the start of the binary )
  7356. USHORT usLength; // length of the hole ( in bytes )
  7357. }ATOM_HOLE_INFO;
  7358. typedef struct _ATOM_SERVICE_DESCRIPTION
  7359. {
  7360. UCHAR ucRevision; // Holes set revision
  7361. UCHAR ucAlgorithm; // Hash algorithm
  7362. UCHAR ucSignatureType; // Signature type ( 0 - no signature, 1 - test, 2 - production )
  7363. UCHAR ucReserved;
  7364. USHORT usSigOffset; // Signature offset ( from the start of the binary )
  7365. USHORT usSigLength; // Signature length
  7366. }ATOM_SERVICE_DESCRIPTION;
  7367. typedef struct _ATOM_SERVICE_INFO
  7368. {
  7369. ATOM_COMMON_TABLE_HEADER asHeader;
  7370. ATOM_SERVICE_DESCRIPTION asDescr;
  7371. UCHAR ucholesNo; // number of holes that follow
  7372. ATOM_HOLE_INFO holes[1]; // array of hole descriptions
  7373. }ATOM_SERVICE_INFO;
  7374. #pragma pack() // BIOS data must use byte aligment
  7375. //
  7376. // AMD ACPI Table
  7377. //
  7378. #pragma pack(1)
  7379. typedef struct {
  7380. ULONG Signature;
  7381. ULONG TableLength; //Length
  7382. UCHAR Revision;
  7383. UCHAR Checksum;
  7384. UCHAR OemId[6];
  7385. UCHAR OemTableId[8]; //UINT64 OemTableId;
  7386. ULONG OemRevision;
  7387. ULONG CreatorId;
  7388. ULONG CreatorRevision;
  7389. } AMD_ACPI_DESCRIPTION_HEADER;
  7390. /*
  7391. //EFI_ACPI_DESCRIPTION_HEADER from AcpiCommon.h
  7392. typedef struct {
  7393. UINT32 Signature; //0x0
  7394. UINT32 Length; //0x4
  7395. UINT8 Revision; //0x8
  7396. UINT8 Checksum; //0x9
  7397. UINT8 OemId[6]; //0xA
  7398. UINT64 OemTableId; //0x10
  7399. UINT32 OemRevision; //0x18
  7400. UINT32 CreatorId; //0x1C
  7401. UINT32 CreatorRevision; //0x20
  7402. }EFI_ACPI_DESCRIPTION_HEADER;
  7403. */
  7404. typedef struct {
  7405. AMD_ACPI_DESCRIPTION_HEADER SHeader;
  7406. UCHAR TableUUID[16]; //0x24
  7407. ULONG VBIOSImageOffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture.
  7408. ULONG Lib1ImageOffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture.
  7409. ULONG Reserved[4]; //0x3C
  7410. }UEFI_ACPI_VFCT;
  7411. typedef struct {
  7412. ULONG PCIBus; //0x4C
  7413. ULONG PCIDevice; //0x50
  7414. ULONG PCIFunction; //0x54
  7415. USHORT VendorID; //0x58
  7416. USHORT DeviceID; //0x5A
  7417. USHORT SSVID; //0x5C
  7418. USHORT SSID; //0x5E
  7419. ULONG Revision; //0x60
  7420. ULONG ImageLength; //0x64
  7421. }VFCT_IMAGE_HEADER;
  7422. typedef struct {
  7423. VFCT_IMAGE_HEADER VbiosHeader;
  7424. UCHAR VbiosContent[1];
  7425. }GOP_VBIOS_CONTENT;
  7426. typedef struct {
  7427. VFCT_IMAGE_HEADER Lib1Header;
  7428. UCHAR Lib1Content[1];
  7429. }GOP_LIB1_CONTENT;
  7430. #pragma pack()
  7431. #endif /* _ATOMBIOS_H */
  7432. #include "pptable.h"