exynos_dp_reg.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Register definition file for Samsung DP driver
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef _EXYNOS_DP_REG_H
  12. #define _EXYNOS_DP_REG_H
  13. #define EXYNOS_DP_TX_SW_RESET 0x14
  14. #define EXYNOS_DP_FUNC_EN_1 0x18
  15. #define EXYNOS_DP_FUNC_EN_2 0x1C
  16. #define EXYNOS_DP_VIDEO_CTL_1 0x20
  17. #define EXYNOS_DP_VIDEO_CTL_2 0x24
  18. #define EXYNOS_DP_VIDEO_CTL_3 0x28
  19. #define EXYNOS_DP_VIDEO_CTL_8 0x3C
  20. #define EXYNOS_DP_VIDEO_CTL_10 0x44
  21. #define EXYNOS_DP_LANE_MAP 0x35C
  22. #define EXYNOS_DP_ANALOG_CTL_1 0x370
  23. #define EXYNOS_DP_ANALOG_CTL_2 0x374
  24. #define EXYNOS_DP_ANALOG_CTL_3 0x378
  25. #define EXYNOS_DP_PLL_FILTER_CTL_1 0x37C
  26. #define EXYNOS_DP_TX_AMP_TUNING_CTL 0x380
  27. #define EXYNOS_DP_AUX_HW_RETRY_CTL 0x390
  28. #define EXYNOS_DP_COMMON_INT_STA_1 0x3C4
  29. #define EXYNOS_DP_COMMON_INT_STA_2 0x3C8
  30. #define EXYNOS_DP_COMMON_INT_STA_3 0x3CC
  31. #define EXYNOS_DP_COMMON_INT_STA_4 0x3D0
  32. #define EXYNOS_DP_INT_STA 0x3DC
  33. #define EXYNOS_DP_COMMON_INT_MASK_1 0x3E0
  34. #define EXYNOS_DP_COMMON_INT_MASK_2 0x3E4
  35. #define EXYNOS_DP_COMMON_INT_MASK_3 0x3E8
  36. #define EXYNOS_DP_COMMON_INT_MASK_4 0x3EC
  37. #define EXYNOS_DP_INT_STA_MASK 0x3F8
  38. #define EXYNOS_DP_INT_CTL 0x3FC
  39. #define EXYNOS_DP_SYS_CTL_1 0x600
  40. #define EXYNOS_DP_SYS_CTL_2 0x604
  41. #define EXYNOS_DP_SYS_CTL_3 0x608
  42. #define EXYNOS_DP_SYS_CTL_4 0x60C
  43. #define EXYNOS_DP_PKT_SEND_CTL 0x640
  44. #define EXYNOS_DP_HDCP_CTL 0x648
  45. #define EXYNOS_DP_LINK_BW_SET 0x680
  46. #define EXYNOS_DP_LANE_COUNT_SET 0x684
  47. #define EXYNOS_DP_TRAINING_PTN_SET 0x688
  48. #define EXYNOS_DP_LN0_LINK_TRAINING_CTL 0x68C
  49. #define EXYNOS_DP_LN1_LINK_TRAINING_CTL 0x690
  50. #define EXYNOS_DP_LN2_LINK_TRAINING_CTL 0x694
  51. #define EXYNOS_DP_LN3_LINK_TRAINING_CTL 0x698
  52. #define EXYNOS_DP_DEBUG_CTL 0x6C0
  53. #define EXYNOS_DP_HPD_DEGLITCH_L 0x6C4
  54. #define EXYNOS_DP_HPD_DEGLITCH_H 0x6C8
  55. #define EXYNOS_DP_LINK_DEBUG_CTL 0x6E0
  56. #define EXYNOS_DP_M_VID_0 0x700
  57. #define EXYNOS_DP_M_VID_1 0x704
  58. #define EXYNOS_DP_M_VID_2 0x708
  59. #define EXYNOS_DP_N_VID_0 0x70C
  60. #define EXYNOS_DP_N_VID_1 0x710
  61. #define EXYNOS_DP_N_VID_2 0x714
  62. #define EXYNOS_DP_PLL_CTL 0x71C
  63. #define EXYNOS_DP_PHY_PD 0x720
  64. #define EXYNOS_DP_PHY_TEST 0x724
  65. #define EXYNOS_DP_VIDEO_FIFO_THRD 0x730
  66. #define EXYNOS_DP_AUDIO_MARGIN 0x73C
  67. #define EXYNOS_DP_M_VID_GEN_FILTER_TH 0x764
  68. #define EXYNOS_DP_M_AUD_GEN_FILTER_TH 0x778
  69. #define EXYNOS_DP_AUX_CH_STA 0x780
  70. #define EXYNOS_DP_AUX_CH_DEFER_CTL 0x788
  71. #define EXYNOS_DP_AUX_RX_COMM 0x78C
  72. #define EXYNOS_DP_BUFFER_DATA_CTL 0x790
  73. #define EXYNOS_DP_AUX_CH_CTL_1 0x794
  74. #define EXYNOS_DP_AUX_ADDR_7_0 0x798
  75. #define EXYNOS_DP_AUX_ADDR_15_8 0x79C
  76. #define EXYNOS_DP_AUX_ADDR_19_16 0x7A0
  77. #define EXYNOS_DP_AUX_CH_CTL_2 0x7A4
  78. #define EXYNOS_DP_BUF_DATA_0 0x7C0
  79. #define EXYNOS_DP_SOC_GENERAL_CTL 0x800
  80. /* EXYNOS_DP_TX_SW_RESET */
  81. #define RESET_DP_TX (0x1 << 0)
  82. /* EXYNOS_DP_FUNC_EN_1 */
  83. #define MASTER_VID_FUNC_EN_N (0x1 << 7)
  84. #define SLAVE_VID_FUNC_EN_N (0x1 << 5)
  85. #define AUD_FIFO_FUNC_EN_N (0x1 << 4)
  86. #define AUD_FUNC_EN_N (0x1 << 3)
  87. #define HDCP_FUNC_EN_N (0x1 << 2)
  88. #define CRC_FUNC_EN_N (0x1 << 1)
  89. #define SW_FUNC_EN_N (0x1 << 0)
  90. /* EXYNOS_DP_FUNC_EN_2 */
  91. #define SSC_FUNC_EN_N (0x1 << 7)
  92. #define AUX_FUNC_EN_N (0x1 << 2)
  93. #define SERDES_FIFO_FUNC_EN_N (0x1 << 1)
  94. #define LS_CLK_DOMAIN_FUNC_EN_N (0x1 << 0)
  95. /* EXYNOS_DP_VIDEO_CTL_1 */
  96. #define VIDEO_EN (0x1 << 7)
  97. #define HDCP_VIDEO_MUTE (0x1 << 6)
  98. /* EXYNOS_DP_VIDEO_CTL_1 */
  99. #define IN_D_RANGE_MASK (0x1 << 7)
  100. #define IN_D_RANGE_SHIFT (7)
  101. #define IN_D_RANGE_CEA (0x1 << 7)
  102. #define IN_D_RANGE_VESA (0x0 << 7)
  103. #define IN_BPC_MASK (0x7 << 4)
  104. #define IN_BPC_SHIFT (4)
  105. #define IN_BPC_12_BITS (0x3 << 4)
  106. #define IN_BPC_10_BITS (0x2 << 4)
  107. #define IN_BPC_8_BITS (0x1 << 4)
  108. #define IN_BPC_6_BITS (0x0 << 4)
  109. #define IN_COLOR_F_MASK (0x3 << 0)
  110. #define IN_COLOR_F_SHIFT (0)
  111. #define IN_COLOR_F_YCBCR444 (0x2 << 0)
  112. #define IN_COLOR_F_YCBCR422 (0x1 << 0)
  113. #define IN_COLOR_F_RGB (0x0 << 0)
  114. /* EXYNOS_DP_VIDEO_CTL_3 */
  115. #define IN_YC_COEFFI_MASK (0x1 << 7)
  116. #define IN_YC_COEFFI_SHIFT (7)
  117. #define IN_YC_COEFFI_ITU709 (0x1 << 7)
  118. #define IN_YC_COEFFI_ITU601 (0x0 << 7)
  119. #define VID_CHK_UPDATE_TYPE_MASK (0x1 << 4)
  120. #define VID_CHK_UPDATE_TYPE_SHIFT (4)
  121. #define VID_CHK_UPDATE_TYPE_1 (0x1 << 4)
  122. #define VID_CHK_UPDATE_TYPE_0 (0x0 << 4)
  123. /* EXYNOS_DP_VIDEO_CTL_8 */
  124. #define VID_HRES_TH(x) (((x) & 0xf) << 4)
  125. #define VID_VRES_TH(x) (((x) & 0xf) << 0)
  126. /* EXYNOS_DP_VIDEO_CTL_10 */
  127. #define FORMAT_SEL (0x1 << 4)
  128. #define INTERACE_SCAN_CFG (0x1 << 2)
  129. #define VSYNC_POLARITY_CFG (0x1 << 1)
  130. #define HSYNC_POLARITY_CFG (0x1 << 0)
  131. /* EXYNOS_DP_LANE_MAP */
  132. #define LANE3_MAP_LOGIC_LANE_0 (0x0 << 6)
  133. #define LANE3_MAP_LOGIC_LANE_1 (0x1 << 6)
  134. #define LANE3_MAP_LOGIC_LANE_2 (0x2 << 6)
  135. #define LANE3_MAP_LOGIC_LANE_3 (0x3 << 6)
  136. #define LANE2_MAP_LOGIC_LANE_0 (0x0 << 4)
  137. #define LANE2_MAP_LOGIC_LANE_1 (0x1 << 4)
  138. #define LANE2_MAP_LOGIC_LANE_2 (0x2 << 4)
  139. #define LANE2_MAP_LOGIC_LANE_3 (0x3 << 4)
  140. #define LANE1_MAP_LOGIC_LANE_0 (0x0 << 2)
  141. #define LANE1_MAP_LOGIC_LANE_1 (0x1 << 2)
  142. #define LANE1_MAP_LOGIC_LANE_2 (0x2 << 2)
  143. #define LANE1_MAP_LOGIC_LANE_3 (0x3 << 2)
  144. #define LANE0_MAP_LOGIC_LANE_0 (0x0 << 0)
  145. #define LANE0_MAP_LOGIC_LANE_1 (0x1 << 0)
  146. #define LANE0_MAP_LOGIC_LANE_2 (0x2 << 0)
  147. #define LANE0_MAP_LOGIC_LANE_3 (0x3 << 0)
  148. /* EXYNOS_DP_ANALOG_CTL_1 */
  149. #define TX_TERMINAL_CTRL_50_OHM (0x1 << 4)
  150. /* EXYNOS_DP_ANALOG_CTL_2 */
  151. #define SEL_24M (0x1 << 3)
  152. #define TX_DVDD_BIT_1_0625V (0x4 << 0)
  153. /* EXYNOS_DP_ANALOG_CTL_3 */
  154. #define DRIVE_DVDD_BIT_1_0625V (0x4 << 5)
  155. #define VCO_BIT_600_MICRO (0x5 << 0)
  156. /* EXYNOS_DP_PLL_FILTER_CTL_1 */
  157. #define PD_RING_OSC (0x1 << 6)
  158. #define AUX_TERMINAL_CTRL_50_OHM (0x2 << 4)
  159. #define TX_CUR1_2X (0x1 << 2)
  160. #define TX_CUR_16_MA (0x3 << 0)
  161. /* EXYNOS_DP_TX_AMP_TUNING_CTL */
  162. #define CH3_AMP_400_MV (0x0 << 24)
  163. #define CH2_AMP_400_MV (0x0 << 16)
  164. #define CH1_AMP_400_MV (0x0 << 8)
  165. #define CH0_AMP_400_MV (0x0 << 0)
  166. /* EXYNOS_DP_AUX_HW_RETRY_CTL */
  167. #define AUX_BIT_PERIOD_EXPECTED_DELAY(x) (((x) & 0x7) << 8)
  168. #define AUX_HW_RETRY_INTERVAL_MASK (0x3 << 3)
  169. #define AUX_HW_RETRY_INTERVAL_600_MICROSECONDS (0x0 << 3)
  170. #define AUX_HW_RETRY_INTERVAL_800_MICROSECONDS (0x1 << 3)
  171. #define AUX_HW_RETRY_INTERVAL_1000_MICROSECONDS (0x2 << 3)
  172. #define AUX_HW_RETRY_INTERVAL_1800_MICROSECONDS (0x3 << 3)
  173. #define AUX_HW_RETRY_COUNT_SEL(x) (((x) & 0x7) << 0)
  174. /* EXYNOS_DP_COMMON_INT_STA_1 */
  175. #define VSYNC_DET (0x1 << 7)
  176. #define PLL_LOCK_CHG (0x1 << 6)
  177. #define SPDIF_ERR (0x1 << 5)
  178. #define SPDIF_UNSTBL (0x1 << 4)
  179. #define VID_FORMAT_CHG (0x1 << 3)
  180. #define AUD_CLK_CHG (0x1 << 2)
  181. #define VID_CLK_CHG (0x1 << 1)
  182. #define SW_INT (0x1 << 0)
  183. /* EXYNOS_DP_COMMON_INT_STA_2 */
  184. #define ENC_EN_CHG (0x1 << 6)
  185. #define HW_BKSV_RDY (0x1 << 3)
  186. #define HW_SHA_DONE (0x1 << 2)
  187. #define HW_AUTH_STATE_CHG (0x1 << 1)
  188. #define HW_AUTH_DONE (0x1 << 0)
  189. /* EXYNOS_DP_COMMON_INT_STA_3 */
  190. #define AFIFO_UNDER (0x1 << 7)
  191. #define AFIFO_OVER (0x1 << 6)
  192. #define R0_CHK_FLAG (0x1 << 5)
  193. /* EXYNOS_DP_COMMON_INT_STA_4 */
  194. #define PSR_ACTIVE (0x1 << 7)
  195. #define PSR_INACTIVE (0x1 << 6)
  196. #define SPDIF_BI_PHASE_ERR (0x1 << 5)
  197. #define HOTPLUG_CHG (0x1 << 2)
  198. #define HPD_LOST (0x1 << 1)
  199. #define PLUG (0x1 << 0)
  200. /* EXYNOS_DP_INT_STA */
  201. #define INT_HPD (0x1 << 6)
  202. #define HW_TRAINING_FINISH (0x1 << 5)
  203. #define RPLY_RECEIV (0x1 << 1)
  204. #define AUX_ERR (0x1 << 0)
  205. /* EXYNOS_DP_INT_CTL */
  206. #define SOFT_INT_CTRL (0x1 << 2)
  207. #define INT_POL1 (0x1 << 1)
  208. #define INT_POL0 (0x1 << 0)
  209. /* EXYNOS_DP_SYS_CTL_1 */
  210. #define DET_STA (0x1 << 2)
  211. #define FORCE_DET (0x1 << 1)
  212. #define DET_CTRL (0x1 << 0)
  213. /* EXYNOS_DP_SYS_CTL_2 */
  214. #define CHA_CRI(x) (((x) & 0xf) << 4)
  215. #define CHA_STA (0x1 << 2)
  216. #define FORCE_CHA (0x1 << 1)
  217. #define CHA_CTRL (0x1 << 0)
  218. /* EXYNOS_DP_SYS_CTL_3 */
  219. #define HPD_STATUS (0x1 << 6)
  220. #define F_HPD (0x1 << 5)
  221. #define HPD_CTRL (0x1 << 4)
  222. #define HDCP_RDY (0x1 << 3)
  223. #define STRM_VALID (0x1 << 2)
  224. #define F_VALID (0x1 << 1)
  225. #define VALID_CTRL (0x1 << 0)
  226. /* EXYNOS_DP_SYS_CTL_4 */
  227. #define FIX_M_AUD (0x1 << 4)
  228. #define ENHANCED (0x1 << 3)
  229. #define FIX_M_VID (0x1 << 2)
  230. #define M_VID_UPDATE_CTRL (0x3 << 0)
  231. /* EXYNOS_DP_TRAINING_PTN_SET */
  232. #define SCRAMBLER_TYPE (0x1 << 9)
  233. #define HW_LINK_TRAINING_PATTERN (0x1 << 8)
  234. #define SCRAMBLING_DISABLE (0x1 << 5)
  235. #define SCRAMBLING_ENABLE (0x0 << 5)
  236. #define LINK_QUAL_PATTERN_SET_MASK (0x3 << 2)
  237. #define LINK_QUAL_PATTERN_SET_PRBS7 (0x3 << 2)
  238. #define LINK_QUAL_PATTERN_SET_D10_2 (0x1 << 2)
  239. #define LINK_QUAL_PATTERN_SET_DISABLE (0x0 << 2)
  240. #define SW_TRAINING_PATTERN_SET_MASK (0x3 << 0)
  241. #define SW_TRAINING_PATTERN_SET_PTN2 (0x2 << 0)
  242. #define SW_TRAINING_PATTERN_SET_PTN1 (0x1 << 0)
  243. #define SW_TRAINING_PATTERN_SET_NORMAL (0x0 << 0)
  244. /* EXYNOS_DP_LN0_LINK_TRAINING_CTL */
  245. #define PRE_EMPHASIS_SET_MASK (0x3 << 3)
  246. #define PRE_EMPHASIS_SET_SHIFT (3)
  247. /* EXYNOS_DP_DEBUG_CTL */
  248. #define PLL_LOCK (0x1 << 4)
  249. #define F_PLL_LOCK (0x1 << 3)
  250. #define PLL_LOCK_CTRL (0x1 << 2)
  251. #define PN_INV (0x1 << 0)
  252. /* EXYNOS_DP_PLL_CTL */
  253. #define DP_PLL_PD (0x1 << 7)
  254. #define DP_PLL_RESET (0x1 << 6)
  255. #define DP_PLL_LOOP_BIT_DEFAULT (0x1 << 4)
  256. #define DP_PLL_REF_BIT_1_1250V (0x5 << 0)
  257. #define DP_PLL_REF_BIT_1_2500V (0x7 << 0)
  258. /* EXYNOS_DP_PHY_PD */
  259. #define DP_PHY_PD (0x1 << 5)
  260. #define AUX_PD (0x1 << 4)
  261. #define CH3_PD (0x1 << 3)
  262. #define CH2_PD (0x1 << 2)
  263. #define CH1_PD (0x1 << 1)
  264. #define CH0_PD (0x1 << 0)
  265. /* EXYNOS_DP_PHY_TEST */
  266. #define MACRO_RST (0x1 << 5)
  267. #define CH1_TEST (0x1 << 1)
  268. #define CH0_TEST (0x1 << 0)
  269. /* EXYNOS_DP_AUX_CH_STA */
  270. #define AUX_BUSY (0x1 << 4)
  271. #define AUX_STATUS_MASK (0xf << 0)
  272. /* EXYNOS_DP_AUX_CH_DEFER_CTL */
  273. #define DEFER_CTRL_EN (0x1 << 7)
  274. #define DEFER_COUNT(x) (((x) & 0x7f) << 0)
  275. /* EXYNOS_DP_AUX_RX_COMM */
  276. #define AUX_RX_COMM_I2C_DEFER (0x2 << 2)
  277. #define AUX_RX_COMM_AUX_DEFER (0x2 << 0)
  278. /* EXYNOS_DP_BUFFER_DATA_CTL */
  279. #define BUF_CLR (0x1 << 7)
  280. #define BUF_DATA_COUNT(x) (((x) & 0x1f) << 0)
  281. /* EXYNOS_DP_AUX_CH_CTL_1 */
  282. #define AUX_LENGTH(x) (((x - 1) & 0xf) << 4)
  283. #define AUX_TX_COMM_MASK (0xf << 0)
  284. #define AUX_TX_COMM_DP_TRANSACTION (0x1 << 3)
  285. #define AUX_TX_COMM_I2C_TRANSACTION (0x0 << 3)
  286. #define AUX_TX_COMM_MOT (0x1 << 2)
  287. #define AUX_TX_COMM_WRITE (0x0 << 0)
  288. #define AUX_TX_COMM_READ (0x1 << 0)
  289. /* EXYNOS_DP_AUX_ADDR_7_0 */
  290. #define AUX_ADDR_7_0(x) (((x) >> 0) & 0xff)
  291. /* EXYNOS_DP_AUX_ADDR_15_8 */
  292. #define AUX_ADDR_15_8(x) (((x) >> 8) & 0xff)
  293. /* EXYNOS_DP_AUX_ADDR_19_16 */
  294. #define AUX_ADDR_19_16(x) (((x) >> 16) & 0x0f)
  295. /* EXYNOS_DP_AUX_CH_CTL_2 */
  296. #define ADDR_ONLY (0x1 << 1)
  297. #define AUX_EN (0x1 << 0)
  298. /* EXYNOS_DP_SOC_GENERAL_CTL */
  299. #define AUDIO_MODE_SPDIF_MODE (0x1 << 8)
  300. #define AUDIO_MODE_MASTER_MODE (0x0 << 8)
  301. #define MASTER_VIDEO_INTERLACE_EN (0x1 << 4)
  302. #define VIDEO_MASTER_CLK_SEL (0x1 << 2)
  303. #define VIDEO_MASTER_MODE_EN (0x1 << 1)
  304. #define VIDEO_MODE_MASK (0x1 << 0)
  305. #define VIDEO_MODE_SLAVE_MODE (0x1 << 0)
  306. #define VIDEO_MODE_MASTER_MODE (0x0 << 0)
  307. #endif /* _EXYNOS_DP_REG_H */