intel_mocs.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright (c) 2015 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions: *
  10. * The above copyright notice and this permission notice (including the next
  11. * paragraph) shall be included in all copies or substantial portions of the
  12. * Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  19. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  20. * SOFTWARE.
  21. */
  22. #include "intel_mocs.h"
  23. #include "intel_lrc.h"
  24. #include "intel_ringbuffer.h"
  25. /* structures required */
  26. struct drm_i915_mocs_entry {
  27. u32 control_value;
  28. u16 l3cc_value;
  29. };
  30. struct drm_i915_mocs_table {
  31. u32 size;
  32. const struct drm_i915_mocs_entry *table;
  33. };
  34. /* Defines for the tables (XXX_MOCS_0 - XXX_MOCS_63) */
  35. #define LE_CACHEABILITY(value) ((value) << 0)
  36. #define LE_TGT_CACHE(value) ((value) << 2)
  37. #define LE_LRUM(value) ((value) << 4)
  38. #define LE_AOM(value) ((value) << 6)
  39. #define LE_RSC(value) ((value) << 7)
  40. #define LE_SCC(value) ((value) << 8)
  41. #define LE_PFM(value) ((value) << 11)
  42. #define LE_SCF(value) ((value) << 14)
  43. /* Defines for the tables (LNCFMOCS0 - LNCFMOCS31) - two entries per word */
  44. #define L3_ESC(value) ((value) << 0)
  45. #define L3_SCC(value) ((value) << 1)
  46. #define L3_CACHEABILITY(value) ((value) << 4)
  47. /* Helper defines */
  48. #define GEN9_NUM_MOCS_ENTRIES 62 /* 62 out of 64 - 63 & 64 are reserved. */
  49. /* (e)LLC caching options */
  50. #define LE_PAGETABLE 0
  51. #define LE_UC 1
  52. #define LE_WT 2
  53. #define LE_WB 3
  54. /* L3 caching options */
  55. #define L3_DIRECT 0
  56. #define L3_UC 1
  57. #define L3_RESERVED 2
  58. #define L3_WB 3
  59. /* Target cache */
  60. #define ELLC 0
  61. #define LLC 1
  62. #define LLC_ELLC 2
  63. /*
  64. * MOCS tables
  65. *
  66. * These are the MOCS tables that are programmed across all the rings.
  67. * The control value is programmed to all the rings that support the
  68. * MOCS registers. While the l3cc_values are only programmed to the
  69. * LNCFCMOCS0 - LNCFCMOCS32 registers.
  70. *
  71. * These tables are intended to be kept reasonably consistent across
  72. * platforms. However some of the fields are not applicable to all of
  73. * them.
  74. *
  75. * Entries not part of the following tables are undefined as far as
  76. * userspace is concerned and shouldn't be relied upon. For the time
  77. * being they will be implicitly initialized to the strictest caching
  78. * configuration (uncached) to guarantee forwards compatibility with
  79. * userspace programs written against more recent kernels providing
  80. * additional MOCS entries.
  81. *
  82. * NOTE: These tables MUST start with being uncached and the length
  83. * MUST be less than 63 as the last two registers are reserved
  84. * by the hardware. These tables are part of the kernel ABI and
  85. * may only be updated incrementally by adding entries at the
  86. * end.
  87. */
  88. static const struct drm_i915_mocs_entry skylake_mocs_table[] = {
  89. /* { 0x00000009, 0x0010 } */
  90. { (LE_CACHEABILITY(LE_UC) | LE_TGT_CACHE(LLC_ELLC) | LE_LRUM(0) |
  91. LE_AOM(0) | LE_RSC(0) | LE_SCC(0) | LE_PFM(0) | LE_SCF(0)),
  92. (L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_UC)) },
  93. /* { 0x00000038, 0x0030 } */
  94. { (LE_CACHEABILITY(LE_PAGETABLE) | LE_TGT_CACHE(LLC_ELLC) | LE_LRUM(3) |
  95. LE_AOM(0) | LE_RSC(0) | LE_SCC(0) | LE_PFM(0) | LE_SCF(0)),
  96. (L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB)) },
  97. /* { 0x0000003b, 0x0030 } */
  98. { (LE_CACHEABILITY(LE_WB) | LE_TGT_CACHE(LLC_ELLC) | LE_LRUM(3) |
  99. LE_AOM(0) | LE_RSC(0) | LE_SCC(0) | LE_PFM(0) | LE_SCF(0)),
  100. (L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB)) }
  101. };
  102. /* NOTE: the LE_TGT_CACHE is not used on Broxton */
  103. static const struct drm_i915_mocs_entry broxton_mocs_table[] = {
  104. /* { 0x00000009, 0x0010 } */
  105. { (LE_CACHEABILITY(LE_UC) | LE_TGT_CACHE(LLC_ELLC) | LE_LRUM(0) |
  106. LE_AOM(0) | LE_RSC(0) | LE_SCC(0) | LE_PFM(0) | LE_SCF(0)),
  107. (L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_UC)) },
  108. /* { 0x00000038, 0x0030 } */
  109. { (LE_CACHEABILITY(LE_PAGETABLE) | LE_TGT_CACHE(LLC_ELLC) | LE_LRUM(3) |
  110. LE_AOM(0) | LE_RSC(0) | LE_SCC(0) | LE_PFM(0) | LE_SCF(0)),
  111. (L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB)) },
  112. /* { 0x0000003b, 0x0030 } */
  113. { (LE_CACHEABILITY(LE_WB) | LE_TGT_CACHE(LLC_ELLC) | LE_LRUM(3) |
  114. LE_AOM(0) | LE_RSC(0) | LE_SCC(0) | LE_PFM(0) | LE_SCF(0)),
  115. (L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB)) }
  116. };
  117. /**
  118. * get_mocs_settings()
  119. * @dev: DRM device.
  120. * @table: Output table that will be made to point at appropriate
  121. * MOCS values for the device.
  122. *
  123. * This function will return the values of the MOCS table that needs to
  124. * be programmed for the platform. It will return the values that need
  125. * to be programmed and if they need to be programmed.
  126. *
  127. * Return: true if there are applicable MOCS settings for the device.
  128. */
  129. static bool get_mocs_settings(struct drm_device *dev,
  130. struct drm_i915_mocs_table *table)
  131. {
  132. bool result = false;
  133. if (IS_SKYLAKE(dev)) {
  134. table->size = ARRAY_SIZE(skylake_mocs_table);
  135. table->table = skylake_mocs_table;
  136. result = true;
  137. } else if (IS_BROXTON(dev)) {
  138. table->size = ARRAY_SIZE(broxton_mocs_table);
  139. table->table = broxton_mocs_table;
  140. result = true;
  141. } else {
  142. WARN_ONCE(INTEL_INFO(dev)->gen >= 9,
  143. "Platform that should have a MOCS table does not.\n");
  144. }
  145. return result;
  146. }
  147. /**
  148. * emit_mocs_control_table() - emit the mocs control table
  149. * @req: Request to set up the MOCS table for.
  150. * @table: The values to program into the control regs.
  151. * @reg_base: The base for the engine that needs to be programmed.
  152. *
  153. * This function simply emits a MI_LOAD_REGISTER_IMM command for the
  154. * given table starting at the given address.
  155. *
  156. * Return: 0 on success, otherwise the error status.
  157. */
  158. static int emit_mocs_control_table(struct drm_i915_gem_request *req,
  159. const struct drm_i915_mocs_table *table,
  160. u32 reg_base)
  161. {
  162. struct intel_ringbuffer *ringbuf = req->ringbuf;
  163. unsigned int index;
  164. int ret;
  165. if (WARN_ON(table->size > GEN9_NUM_MOCS_ENTRIES))
  166. return -ENODEV;
  167. ret = intel_logical_ring_begin(req, 2 + 2 * GEN9_NUM_MOCS_ENTRIES);
  168. if (ret) {
  169. DRM_DEBUG("intel_logical_ring_begin failed %d\n", ret);
  170. return ret;
  171. }
  172. intel_logical_ring_emit(ringbuf,
  173. MI_LOAD_REGISTER_IMM(GEN9_NUM_MOCS_ENTRIES));
  174. for (index = 0; index < table->size; index++) {
  175. intel_logical_ring_emit(ringbuf, reg_base + index * 4);
  176. intel_logical_ring_emit(ringbuf,
  177. table->table[index].control_value);
  178. }
  179. /*
  180. * Ok, now set the unused entries to uncached. These entries
  181. * are officially undefined and no contract for the contents
  182. * and settings is given for these entries.
  183. *
  184. * Entry 0 in the table is uncached - so we are just writing
  185. * that value to all the used entries.
  186. */
  187. for (; index < GEN9_NUM_MOCS_ENTRIES; index++) {
  188. intel_logical_ring_emit(ringbuf, reg_base + index * 4);
  189. intel_logical_ring_emit(ringbuf, table->table[0].control_value);
  190. }
  191. intel_logical_ring_emit(ringbuf, MI_NOOP);
  192. intel_logical_ring_advance(ringbuf);
  193. return 0;
  194. }
  195. /**
  196. * emit_mocs_l3cc_table() - emit the mocs control table
  197. * @req: Request to set up the MOCS table for.
  198. * @table: The values to program into the control regs.
  199. *
  200. * This function simply emits a MI_LOAD_REGISTER_IMM command for the
  201. * given table starting at the given address. This register set is
  202. * programmed in pairs.
  203. *
  204. * Return: 0 on success, otherwise the error status.
  205. */
  206. static int emit_mocs_l3cc_table(struct drm_i915_gem_request *req,
  207. const struct drm_i915_mocs_table *table)
  208. {
  209. struct intel_ringbuffer *ringbuf = req->ringbuf;
  210. unsigned int count;
  211. unsigned int i;
  212. u32 value;
  213. u32 filler = (table->table[0].l3cc_value & 0xffff) |
  214. ((table->table[0].l3cc_value & 0xffff) << 16);
  215. int ret;
  216. if (WARN_ON(table->size > GEN9_NUM_MOCS_ENTRIES))
  217. return -ENODEV;
  218. ret = intel_logical_ring_begin(req, 2 + GEN9_NUM_MOCS_ENTRIES);
  219. if (ret) {
  220. DRM_DEBUG("intel_logical_ring_begin failed %d\n", ret);
  221. return ret;
  222. }
  223. intel_logical_ring_emit(ringbuf,
  224. MI_LOAD_REGISTER_IMM(GEN9_NUM_MOCS_ENTRIES / 2));
  225. for (i = 0, count = 0; i < table->size / 2; i++, count += 2) {
  226. value = (table->table[count].l3cc_value & 0xffff) |
  227. ((table->table[count + 1].l3cc_value & 0xffff) << 16);
  228. intel_logical_ring_emit(ringbuf, GEN9_LNCFCMOCS0 + i * 4);
  229. intel_logical_ring_emit(ringbuf, value);
  230. }
  231. if (table->size & 0x01) {
  232. /* Odd table size - 1 left over */
  233. value = (table->table[count].l3cc_value & 0xffff) |
  234. ((table->table[0].l3cc_value & 0xffff) << 16);
  235. } else
  236. value = filler;
  237. /*
  238. * Now set the rest of the table to uncached - use entry 0 as
  239. * this will be uncached. Leave the last pair uninitialised as
  240. * they are reserved by the hardware.
  241. */
  242. for (; i < GEN9_NUM_MOCS_ENTRIES / 2; i++) {
  243. intel_logical_ring_emit(ringbuf, GEN9_LNCFCMOCS0 + i * 4);
  244. intel_logical_ring_emit(ringbuf, value);
  245. value = filler;
  246. }
  247. intel_logical_ring_emit(ringbuf, MI_NOOP);
  248. intel_logical_ring_advance(ringbuf);
  249. return 0;
  250. }
  251. /**
  252. * intel_rcs_context_init_mocs() - program the MOCS register.
  253. * @req: Request to set up the MOCS tables for.
  254. *
  255. * This function will emit a batch buffer with the values required for
  256. * programming the MOCS register values for all the currently supported
  257. * rings.
  258. *
  259. * These registers are partially stored in the RCS context, so they are
  260. * emitted at the same time so that when a context is created these registers
  261. * are set up. These registers have to be emitted into the start of the
  262. * context as setting the ELSP will re-init some of these registers back
  263. * to the hw values.
  264. *
  265. * Return: 0 on success, otherwise the error status.
  266. */
  267. int intel_rcs_context_init_mocs(struct drm_i915_gem_request *req)
  268. {
  269. struct drm_i915_mocs_table t;
  270. int ret;
  271. if (get_mocs_settings(req->ring->dev, &t)) {
  272. /* Program the control registers */
  273. ret = emit_mocs_control_table(req, &t, GEN9_GFX_MOCS_0);
  274. if (ret)
  275. return ret;
  276. ret = emit_mocs_control_table(req, &t, GEN9_MFX0_MOCS_0);
  277. if (ret)
  278. return ret;
  279. ret = emit_mocs_control_table(req, &t, GEN9_MFX1_MOCS_0);
  280. if (ret)
  281. return ret;
  282. ret = emit_mocs_control_table(req, &t, GEN9_VEBOX_MOCS_0);
  283. if (ret)
  284. return ret;
  285. ret = emit_mocs_control_table(req, &t, GEN9_BLT_MOCS_0);
  286. if (ret)
  287. return ret;
  288. /* Now program the l3cc registers */
  289. ret = emit_mocs_l3cc_table(req, &t);
  290. if (ret)
  291. return ret;
  292. }
  293. return 0;
  294. }