adreno_pm4.xml.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. #ifndef ADRENO_PM4_XML
  2. #define ADRENO_PM4_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 398 bytes, from 2015-09-24 17:25:31)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2015-05-20 20:03:07)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2015-05-20 20:03:14)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10755 bytes, from 2015-09-14 20:46:55)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 14968 bytes, from 2015-05-20 20:12:27)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 67771 bytes, from 2015-09-14 20:46:55)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 63970 bytes, from 2015-09-14 20:50:12)
  15. - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2015-09-24 17:30:00)
  16. Copyright (C) 2013-2015 by the following authors:
  17. - Rob Clark <robdclark@gmail.com> (robclark)
  18. Permission is hereby granted, free of charge, to any person obtaining
  19. a copy of this software and associated documentation files (the
  20. "Software"), to deal in the Software without restriction, including
  21. without limitation the rights to use, copy, modify, merge, publish,
  22. distribute, sublicense, and/or sell copies of the Software, and to
  23. permit persons to whom the Software is furnished to do so, subject to
  24. the following conditions:
  25. The above copyright notice and this permission notice (including the
  26. next paragraph) shall be included in all copies or substantial
  27. portions of the Software.
  28. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  29. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  30. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  31. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  32. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  33. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  34. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  35. */
  36. enum vgt_event_type {
  37. VS_DEALLOC = 0,
  38. PS_DEALLOC = 1,
  39. VS_DONE_TS = 2,
  40. PS_DONE_TS = 3,
  41. CACHE_FLUSH_TS = 4,
  42. CONTEXT_DONE = 5,
  43. CACHE_FLUSH = 6,
  44. HLSQ_FLUSH = 7,
  45. VIZQUERY_START = 7,
  46. VIZQUERY_END = 8,
  47. SC_WAIT_WC = 9,
  48. RST_PIX_CNT = 13,
  49. RST_VTX_CNT = 14,
  50. TILE_FLUSH = 15,
  51. CACHE_FLUSH_AND_INV_TS_EVENT = 20,
  52. ZPASS_DONE = 21,
  53. CACHE_FLUSH_AND_INV_EVENT = 22,
  54. PERFCOUNTER_START = 23,
  55. PERFCOUNTER_STOP = 24,
  56. VS_FETCH_DONE = 27,
  57. FACENESS_FLUSH = 28,
  58. };
  59. enum pc_di_primtype {
  60. DI_PT_NONE = 0,
  61. DI_PT_POINTLIST_PSIZE = 1,
  62. DI_PT_LINELIST = 2,
  63. DI_PT_LINESTRIP = 3,
  64. DI_PT_TRILIST = 4,
  65. DI_PT_TRIFAN = 5,
  66. DI_PT_TRISTRIP = 6,
  67. DI_PT_LINELOOP = 7,
  68. DI_PT_RECTLIST = 8,
  69. DI_PT_POINTLIST = 9,
  70. DI_PT_LINE_ADJ = 10,
  71. DI_PT_LINESTRIP_ADJ = 11,
  72. DI_PT_TRI_ADJ = 12,
  73. DI_PT_TRISTRIP_ADJ = 13,
  74. DI_PT_PATCHES = 34,
  75. };
  76. enum pc_di_src_sel {
  77. DI_SRC_SEL_DMA = 0,
  78. DI_SRC_SEL_IMMEDIATE = 1,
  79. DI_SRC_SEL_AUTO_INDEX = 2,
  80. DI_SRC_SEL_RESERVED = 3,
  81. };
  82. enum pc_di_index_size {
  83. INDEX_SIZE_IGN = 0,
  84. INDEX_SIZE_16_BIT = 0,
  85. INDEX_SIZE_32_BIT = 1,
  86. INDEX_SIZE_8_BIT = 2,
  87. INDEX_SIZE_INVALID = 0,
  88. };
  89. enum pc_di_vis_cull_mode {
  90. IGNORE_VISIBILITY = 0,
  91. USE_VISIBILITY = 1,
  92. };
  93. enum adreno_pm4_packet_type {
  94. CP_TYPE0_PKT = 0,
  95. CP_TYPE1_PKT = 0x40000000,
  96. CP_TYPE2_PKT = 0x80000000,
  97. CP_TYPE3_PKT = 0xc0000000,
  98. };
  99. enum adreno_pm4_type3_packets {
  100. CP_ME_INIT = 72,
  101. CP_NOP = 16,
  102. CP_INDIRECT_BUFFER = 63,
  103. CP_INDIRECT_BUFFER_PFD = 55,
  104. CP_WAIT_FOR_IDLE = 38,
  105. CP_WAIT_REG_MEM = 60,
  106. CP_WAIT_REG_EQ = 82,
  107. CP_WAIT_REG_GTE = 83,
  108. CP_WAIT_UNTIL_READ = 92,
  109. CP_WAIT_IB_PFD_COMPLETE = 93,
  110. CP_REG_RMW = 33,
  111. CP_SET_BIN_DATA = 47,
  112. CP_REG_TO_MEM = 62,
  113. CP_MEM_WRITE = 61,
  114. CP_MEM_WRITE_CNTR = 79,
  115. CP_COND_EXEC = 68,
  116. CP_COND_WRITE = 69,
  117. CP_EVENT_WRITE = 70,
  118. CP_EVENT_WRITE_SHD = 88,
  119. CP_EVENT_WRITE_CFL = 89,
  120. CP_EVENT_WRITE_ZPD = 91,
  121. CP_RUN_OPENCL = 49,
  122. CP_DRAW_INDX = 34,
  123. CP_DRAW_INDX_2 = 54,
  124. CP_DRAW_INDX_BIN = 52,
  125. CP_DRAW_INDX_2_BIN = 53,
  126. CP_VIZ_QUERY = 35,
  127. CP_SET_STATE = 37,
  128. CP_SET_CONSTANT = 45,
  129. CP_IM_LOAD = 39,
  130. CP_IM_LOAD_IMMEDIATE = 43,
  131. CP_LOAD_CONSTANT_CONTEXT = 46,
  132. CP_INVALIDATE_STATE = 59,
  133. CP_SET_SHADER_BASES = 74,
  134. CP_SET_BIN_MASK = 80,
  135. CP_SET_BIN_SELECT = 81,
  136. CP_CONTEXT_UPDATE = 94,
  137. CP_INTERRUPT = 64,
  138. CP_IM_STORE = 44,
  139. CP_SET_DRAW_INIT_FLAGS = 75,
  140. CP_SET_PROTECTED_MODE = 95,
  141. CP_BOOTSTRAP_UCODE = 111,
  142. CP_LOAD_STATE = 48,
  143. CP_COND_INDIRECT_BUFFER_PFE = 58,
  144. CP_COND_INDIRECT_BUFFER_PFD = 50,
  145. CP_INDIRECT_BUFFER_PFE = 63,
  146. CP_SET_BIN = 76,
  147. CP_TEST_TWO_MEMS = 113,
  148. CP_REG_WR_NO_CTXT = 120,
  149. CP_RECORD_PFP_TIMESTAMP = 17,
  150. CP_WAIT_FOR_ME = 19,
  151. CP_SET_DRAW_STATE = 67,
  152. CP_DRAW_INDX_OFFSET = 56,
  153. CP_DRAW_INDIRECT = 40,
  154. CP_DRAW_INDX_INDIRECT = 41,
  155. CP_DRAW_AUTO = 36,
  156. CP_UNKNOWN_19 = 25,
  157. CP_UNKNOWN_1A = 26,
  158. CP_UNKNOWN_4E = 78,
  159. CP_WIDE_REG_WRITE = 116,
  160. IN_IB_PREFETCH_END = 23,
  161. IN_SUBBLK_PREFETCH = 31,
  162. IN_INSTR_PREFETCH = 32,
  163. IN_INSTR_MATCH = 71,
  164. IN_CONST_PREFETCH = 73,
  165. IN_INCR_UPDT_STATE = 85,
  166. IN_INCR_UPDT_CONST = 86,
  167. IN_INCR_UPDT_INSTR = 87,
  168. };
  169. enum adreno_state_block {
  170. SB_VERT_TEX = 0,
  171. SB_VERT_MIPADDR = 1,
  172. SB_FRAG_TEX = 2,
  173. SB_FRAG_MIPADDR = 3,
  174. SB_VERT_SHADER = 4,
  175. SB_GEOM_SHADER = 5,
  176. SB_FRAG_SHADER = 6,
  177. };
  178. enum adreno_state_type {
  179. ST_SHADER = 0,
  180. ST_CONSTANTS = 1,
  181. };
  182. enum adreno_state_src {
  183. SS_DIRECT = 0,
  184. SS_INDIRECT = 4,
  185. };
  186. enum a4xx_index_size {
  187. INDEX4_SIZE_8_BIT = 0,
  188. INDEX4_SIZE_16_BIT = 1,
  189. INDEX4_SIZE_32_BIT = 2,
  190. };
  191. #define REG_CP_LOAD_STATE_0 0x00000000
  192. #define CP_LOAD_STATE_0_DST_OFF__MASK 0x0000ffff
  193. #define CP_LOAD_STATE_0_DST_OFF__SHIFT 0
  194. static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
  195. {
  196. return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
  197. }
  198. #define CP_LOAD_STATE_0_STATE_SRC__MASK 0x00070000
  199. #define CP_LOAD_STATE_0_STATE_SRC__SHIFT 16
  200. static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
  201. {
  202. return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
  203. }
  204. #define CP_LOAD_STATE_0_STATE_BLOCK__MASK 0x00380000
  205. #define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT 19
  206. static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
  207. {
  208. return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
  209. }
  210. #define CP_LOAD_STATE_0_NUM_UNIT__MASK 0x7fc00000
  211. #define CP_LOAD_STATE_0_NUM_UNIT__SHIFT 22
  212. static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
  213. {
  214. return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
  215. }
  216. #define REG_CP_LOAD_STATE_1 0x00000001
  217. #define CP_LOAD_STATE_1_STATE_TYPE__MASK 0x00000003
  218. #define CP_LOAD_STATE_1_STATE_TYPE__SHIFT 0
  219. static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
  220. {
  221. return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
  222. }
  223. #define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK 0xfffffffc
  224. #define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT 2
  225. static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
  226. {
  227. return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
  228. }
  229. #define REG_CP_DRAW_INDX_0 0x00000000
  230. #define CP_DRAW_INDX_0_VIZ_QUERY__MASK 0xffffffff
  231. #define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT 0
  232. static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
  233. {
  234. return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
  235. }
  236. #define REG_CP_DRAW_INDX_1 0x00000001
  237. #define CP_DRAW_INDX_1_PRIM_TYPE__MASK 0x0000003f
  238. #define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT 0
  239. static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
  240. {
  241. return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
  242. }
  243. #define CP_DRAW_INDX_1_SOURCE_SELECT__MASK 0x000000c0
  244. #define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT 6
  245. static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
  246. {
  247. return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
  248. }
  249. #define CP_DRAW_INDX_1_VIS_CULL__MASK 0x00000600
  250. #define CP_DRAW_INDX_1_VIS_CULL__SHIFT 9
  251. static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
  252. {
  253. return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
  254. }
  255. #define CP_DRAW_INDX_1_INDEX_SIZE__MASK 0x00000800
  256. #define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT 11
  257. static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
  258. {
  259. return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
  260. }
  261. #define CP_DRAW_INDX_1_NOT_EOP 0x00001000
  262. #define CP_DRAW_INDX_1_SMALL_INDEX 0x00002000
  263. #define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  264. #define CP_DRAW_INDX_1_NUM_INSTANCES__MASK 0xff000000
  265. #define CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT 24
  266. static inline uint32_t CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)
  267. {
  268. return ((val) << CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_1_NUM_INSTANCES__MASK;
  269. }
  270. #define REG_CP_DRAW_INDX_2 0x00000002
  271. #define CP_DRAW_INDX_2_NUM_INDICES__MASK 0xffffffff
  272. #define CP_DRAW_INDX_2_NUM_INDICES__SHIFT 0
  273. static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
  274. {
  275. return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
  276. }
  277. #define REG_CP_DRAW_INDX_3 0x00000003
  278. #define CP_DRAW_INDX_3_INDX_BASE__MASK 0xffffffff
  279. #define CP_DRAW_INDX_3_INDX_BASE__SHIFT 0
  280. static inline uint32_t CP_DRAW_INDX_3_INDX_BASE(uint32_t val)
  281. {
  282. return ((val) << CP_DRAW_INDX_3_INDX_BASE__SHIFT) & CP_DRAW_INDX_3_INDX_BASE__MASK;
  283. }
  284. #define REG_CP_DRAW_INDX_4 0x00000004
  285. #define CP_DRAW_INDX_4_INDX_SIZE__MASK 0xffffffff
  286. #define CP_DRAW_INDX_4_INDX_SIZE__SHIFT 0
  287. static inline uint32_t CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)
  288. {
  289. return ((val) << CP_DRAW_INDX_4_INDX_SIZE__SHIFT) & CP_DRAW_INDX_4_INDX_SIZE__MASK;
  290. }
  291. #define REG_CP_DRAW_INDX_2_0 0x00000000
  292. #define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK 0xffffffff
  293. #define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT 0
  294. static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
  295. {
  296. return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
  297. }
  298. #define REG_CP_DRAW_INDX_2_1 0x00000001
  299. #define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK 0x0000003f
  300. #define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT 0
  301. static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
  302. {
  303. return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
  304. }
  305. #define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK 0x000000c0
  306. #define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT 6
  307. static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
  308. {
  309. return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
  310. }
  311. #define CP_DRAW_INDX_2_1_VIS_CULL__MASK 0x00000600
  312. #define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT 9
  313. static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
  314. {
  315. return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
  316. }
  317. #define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK 0x00000800
  318. #define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT 11
  319. static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
  320. {
  321. return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
  322. }
  323. #define CP_DRAW_INDX_2_1_NOT_EOP 0x00001000
  324. #define CP_DRAW_INDX_2_1_SMALL_INDEX 0x00002000
  325. #define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  326. #define CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK 0xff000000
  327. #define CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT 24
  328. static inline uint32_t CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)
  329. {
  330. return ((val) << CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK;
  331. }
  332. #define REG_CP_DRAW_INDX_2_2 0x00000002
  333. #define CP_DRAW_INDX_2_2_NUM_INDICES__MASK 0xffffffff
  334. #define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT 0
  335. static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
  336. {
  337. return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
  338. }
  339. #define REG_CP_DRAW_INDX_OFFSET_0 0x00000000
  340. #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK 0x0000003f
  341. #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT 0
  342. static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
  343. {
  344. return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
  345. }
  346. #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK 0x000000c0
  347. #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT 6
  348. static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
  349. {
  350. return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
  351. }
  352. #define CP_DRAW_INDX_OFFSET_0_TESSELLATE 0x00000100
  353. #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK 0x00000c00
  354. #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT 10
  355. static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)
  356. {
  357. return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
  358. }
  359. #define CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK 0x01f00000
  360. #define CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT 20
  361. static inline uint32_t CP_DRAW_INDX_OFFSET_0_TESS_MODE(uint32_t val)
  362. {
  363. return ((val) << CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT) & CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK;
  364. }
  365. #define REG_CP_DRAW_INDX_OFFSET_1 0x00000001
  366. #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK 0xffffffff
  367. #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT 0
  368. static inline uint32_t CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)
  369. {
  370. return ((val) << CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK;
  371. }
  372. #define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
  373. #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK 0xffffffff
  374. #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT 0
  375. static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
  376. {
  377. return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
  378. }
  379. #define REG_CP_DRAW_INDX_OFFSET_3 0x00000003
  380. #define REG_CP_DRAW_INDX_OFFSET_4 0x00000004
  381. #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK 0xffffffff
  382. #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT 0
  383. static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)
  384. {
  385. return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK;
  386. }
  387. #define REG_CP_DRAW_INDX_OFFSET_5 0x00000005
  388. #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK 0xffffffff
  389. #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT 0
  390. static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)
  391. {
  392. return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK;
  393. }
  394. #define REG_CP_SET_DRAW_STATE_0 0x00000000
  395. #define CP_SET_DRAW_STATE_0_COUNT__MASK 0x0000ffff
  396. #define CP_SET_DRAW_STATE_0_COUNT__SHIFT 0
  397. static inline uint32_t CP_SET_DRAW_STATE_0_COUNT(uint32_t val)
  398. {
  399. return ((val) << CP_SET_DRAW_STATE_0_COUNT__SHIFT) & CP_SET_DRAW_STATE_0_COUNT__MASK;
  400. }
  401. #define CP_SET_DRAW_STATE_0_DIRTY 0x00010000
  402. #define CP_SET_DRAW_STATE_0_DISABLE 0x00020000
  403. #define CP_SET_DRAW_STATE_0_DISABLE_ALL_GROUPS 0x00040000
  404. #define CP_SET_DRAW_STATE_0_LOAD_IMMED 0x00080000
  405. #define CP_SET_DRAW_STATE_0_GROUP_ID__MASK 0x1f000000
  406. #define CP_SET_DRAW_STATE_0_GROUP_ID__SHIFT 24
  407. static inline uint32_t CP_SET_DRAW_STATE_0_GROUP_ID(uint32_t val)
  408. {
  409. return ((val) << CP_SET_DRAW_STATE_0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE_0_GROUP_ID__MASK;
  410. }
  411. #define REG_CP_SET_DRAW_STATE_1 0x00000001
  412. #define CP_SET_DRAW_STATE_1_ADDR__MASK 0xffffffff
  413. #define CP_SET_DRAW_STATE_1_ADDR__SHIFT 0
  414. static inline uint32_t CP_SET_DRAW_STATE_1_ADDR(uint32_t val)
  415. {
  416. return ((val) << CP_SET_DRAW_STATE_1_ADDR__SHIFT) & CP_SET_DRAW_STATE_1_ADDR__MASK;
  417. }
  418. #define REG_CP_SET_BIN_0 0x00000000
  419. #define REG_CP_SET_BIN_1 0x00000001
  420. #define CP_SET_BIN_1_X1__MASK 0x0000ffff
  421. #define CP_SET_BIN_1_X1__SHIFT 0
  422. static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
  423. {
  424. return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
  425. }
  426. #define CP_SET_BIN_1_Y1__MASK 0xffff0000
  427. #define CP_SET_BIN_1_Y1__SHIFT 16
  428. static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
  429. {
  430. return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
  431. }
  432. #define REG_CP_SET_BIN_2 0x00000002
  433. #define CP_SET_BIN_2_X2__MASK 0x0000ffff
  434. #define CP_SET_BIN_2_X2__SHIFT 0
  435. static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
  436. {
  437. return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
  438. }
  439. #define CP_SET_BIN_2_Y2__MASK 0xffff0000
  440. #define CP_SET_BIN_2_Y2__SHIFT 16
  441. static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
  442. {
  443. return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
  444. }
  445. #define REG_CP_SET_BIN_DATA_0 0x00000000
  446. #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK 0xffffffff
  447. #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT 0
  448. static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
  449. {
  450. return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
  451. }
  452. #define REG_CP_SET_BIN_DATA_1 0x00000001
  453. #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK 0xffffffff
  454. #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT 0
  455. static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
  456. {
  457. return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
  458. }
  459. #endif /* ADRENO_PM4_XML */